

## Mitsubishi Programmable Controller

-Q100UDEHCPU

MELSEG Q series

## QCPU User's Manual (Multiple CPU System)

-Q00CPU -Q01CPU -Q02(H)CPU -Q06HCPU -Q12HCPU -Q25HCPU -Q02PHCPU -Q06PHCPU -Q12PHCPU -Q25PHCPU -Q00UCPU -Q01UCPU -Q02UCPU -Q03UDVCPU -Q03UD(E)CPU -Q04UDVCPU -Q04UD(E)HCPU -Q06UDVCPU -Q06UD(E)HCPU -Q10UD(E)HCPU -Q13UDVCPU -Q13UD(E)HCPU -Q20UD(E)HCPU -Q26UDVCPU -Q26UD(E)HCPU -Q50UDEHCPU

## SAFETY PRECAUTIONS

(Read these precautions before using this product.)

Before using this product, please read this manual and the relevant manuals carefully and pay full attention to safety to handle the product correctly.

In this manual, the safety precautions are classified into two levels: " A WARNING" and " CAUTION".



Under some circumstances, failure to observe the precautions given under "<u>CAUTION</u>" may lead to serious consequences.

Observe the precautions of both levels because they are important for personal and system safety. Make sure that the end users read this manual and then keep the manual in a safe place for future reference.

### [Design Precautions]

## 

- Configure safety circuits external to the programmable controller to ensure that the entire system operates safely even when a fault occurs in the external power supply or the programmable controller.
   Failure to do so may result in an accident due to an incorrect output or malfunction.
  - (1) Configure external safety circuits, such as an emergency stop circuit, protection circuit, and protective interlock circuit for forward/reverse operation or upper/lower limit positioning.
  - (2) The programmable controller stops its operation upon detection of the following status, and the output status of the system will be as shown below.

|                                                                                                 | Q series module                                                        | AnS/A series module        |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------|
| Overcurrent or overvoltage protection of the power supply module is activated.                  | All outputs are turned off                                             | All outputs are turned off |
| The CPU module detects an error such as a watchdog timer error by the self-diagnostic function. | All outputs are held or turned off according to the parameter setting. | All outputs are turned off |

All outputs may turn on when an error occurs in the part, such as I/O control part, where the programmable controller CPU cannot detect any error. To ensure safety operation in such a case, provide a safety mechanism or a fail-safe circuit external to the programmable controller. For a fail-safe circuit example, refer to the QCPU User's Manual (Hardware Design, Maintenance and Inspection).

(3) Outputs may remain on or off due to a failure of an output module relay or transistor. Configure an external circuit for monitoring output signals that could cause a serious accident.

## [Design Precautions]

## 

- In an output module, when a load current exceeding the rated current or an overcurrent caused by a load short-circuit flows for a long time, it may cause smoke and fire. To prevent this, configure an external safety circuit, such as a fuse.
- Configure a circuit so that the programmable controller is turned on first and then the external power supply. If the external power supply is turned on first, an accident may occur due to an incorrect output or malfunction.
- For the operating status of each station after a communication failure, refer to manuals relevant to the network. Incorrect output or malfunction due to a communication failure may result in an accident.
- When connecting a peripheral with the CPU module or connecting an external device, such as a personal computer, with an intelligent function module to modify data of a running programmable controller, configure an interlock circuit in the program to ensure that the entire system will always operate safely. For other forms of control (such as program modification or operating status change) of a running programmable controller, read the relevant manuals carefully and ensure that the operation is safe before proceeding. Especially, when a remote programmable controller is controlled by an external device, immediate action cannot be taken if a problem occurs in the programmable controller due to a communication failure. To prevent this, configure an interlock circuit in the sequence program, and determine corrective actions to be taken between the external device and CPU module in case of a communication failure.

### [Design Precautions]

- Do not install the control lines or communication cables together with the main circuit lines or power cables. Keep a distance of 100mm (3.94 inches) or more between them. Failure to do so may result in malfunction due to noise.
- When a device such as a lamp, heater, or solenoid valve is controlled through an output module, a large current (approximately ten times greater than normal) may flow when the output is turned from off to on. Take measures such as replacing the module with one having a sufficient current rating.
- After the CPU module is powered on or is reset, the time taken to enter the RUN status varies depending on the system configuration, parameter settings, and/or program size. Design circuits so that the entire system will always operate safely, regardless of the time.

## [Installation Precautions]

## 

- Use the programmable controller in an environment that meets the general specifications in the QCPU User's Manual (Hardware Design, Maintenance and Inspection). Failure to do so may result in electric shock, fire, malfunction, or damage to or deterioration of the product.
- To mount the module, while pressing the module mounting lever located in the lower part of the module, fully insert the module fixing projection(s) into the hole(s) in the base unit and press the module until it snaps into place. Incorrect mounting may cause malfunction, failure or drop of the module. When using the programmable controller in an environment of frequent vibrations, fix the module with a screw. Tighten the screw within the specified torque range. Undertightening can cause drop of the screw, short circuit, or malfunction. Overtightening can damage the screw and/or module, resulting in drop, short circuit, or malfunction.
- When using an extension cable, connect it to the extension cable connector of the base unit securely. Check the connection for looseness. Poor contact may cause incorrect input or output.
- When using a memory card, fully insert it into the memory card slot. Check that it is inserted completely. Poor contact may cause malfunction.
- When using an SD memory card, fully insert it into the SD memory card slot. Check that it is inserted completely. Poor contact may cause malfunction.
- Securely insert an extended SRAM cassette into the cassette connector of a CPU module. After insertion, close the cassette cover to prevent the cassette from coming off. Poor contact may cause malfunction.
- Shut off the external power supply (all phases) used in the system before mounting or removing the module. Failure to do so may result in damage to the product. A module can be replaced online (while power is on) on any MELSECNET/H remote I/O station or in the system where a CPU module supporting the online module change function is used. Note that there are restrictions on the modules that can be replaced online, and each module has its predetermined replacement procedure. For details, refer to the relevant sections in the QCPU User's Manual (Hardware Design, Maintenance and Inspection) and in the manual for the corresponding module.
- Do not directly touch any conductive parts and electronic components of the module, memory card, SD memory card, or extended SRAM cassette. Doing so can cause malfunction or failure of the module.
- When using a Motion CPU module and modules designed for motion control, check that the combinations of these modules are correct before applying power. The modules may be damaged if the combination is incorrect. For details, refer to the user's manual for the Motion CPU module.

## [Wiring Precautions]

- Shut off the external power supply (all phases) used in the system before wiring. Failure to do so may result in electric shock or damage to the product.
- After installation and wiring, attach the included terminal cover to the module before turning it on for operation. Failure to do so may result in electric shock.

## [Wiring Precautions]

- Individually ground the FG and LG terminals of the programmable controller with a ground resistance of 100Ω or less. Failure to do so may result in electric shock or malfunction.
- Use applicable solderless terminals and tighten them within the specified torque range. If any spade solderless terminal is used, it may be disconnected when the terminal screw comes loose, resulting in failure.
- Check the rated voltage and terminal layout before wiring to the module, and connect the cables correctly. Connecting a power supply with a different voltage rating or incorrect wiring may cause a fire or failure.
- Connectors for external devices must be crimped or pressed with the tool specified by the manufacturer, or must be correctly soldered. Incomplete connections may cause short circuit, fire, or malfunction.
- Securely connect the connector to the module. Poor contact may cause malfunction.
- Do not install the control lines or communication cables together with the main circuit lines or power cables. Keep a distance of 100mm (3.94 inches) or more between them. Failure to do so may result in malfunction due to noise.
- Place the cables in a duct or clamp them. If not, dangling cable may swing or inadvertently be pulled, resulting in damage to the module or cables or malfunction due to poor connection.
- Check the interface type and correctly connect the cable. Incorrect wiring (connecting the cable to an incorrect interface) may cause failure of the module and external device.
- Tighten the terminal screws within the specified torque range. Undertightening can cause short circuit, fire, or malfunction. Overtightening can damage the screw and/or module, resulting in drop, short circuit, or malfunction.
- Prevent foreign matter such as dust or wire chips from entering the module. Such foreign matter can cause a fire, failure, or malfunction.
- A protective film is attached to the top of the module to prevent foreign matter, such as wire chips, from entering the module during wiring. Do not remove the film during wiring. Remove it for heat dissipation before system operation.
- When disconnecting the cable from the module, do not pull the cable by the cable part. For the cable with connector, hold the connector part of the cable. For the cable connected to the terminal block, loosen the terminal screw. Pulling the cable connected to the module may result in malfunction or damage to the module or cable.
- Mitsubishi programmable controllers must be installed in control panels. Connect the main power supply to the power supply module in the control panel through a relay terminal block. Wiring and replacement of a power supply module must be performed by qualified maintenance personnel with knowledge of protection against electric shock. For wiring methods, refer to the QCPU User's Manual (Hardware Design, Maintenance and Inspection).

### [Startup and Maintenance Precautions]

### 🔥 WARNING

- Do not touch any terminal while power is on. Doing so will cause electric shock or malfunction.
- Correctly connect the battery connector. Do not charge, disassemble, heat, short-circuit, solder, or throw the battery into the fire. Also, do not expose it to liquid or strong shock. Doing so will cause the battery to produce heat, explode, ignite, or leak, resulting in injury and fire.
- Shut off the external power supply (all phases) used in the system before cleaning the module or retightening the terminal screws, connector screws, or module fixing screws. Failure to do so may result in electric shock or cause the module to fail or malfunction.

### [Startup and Maintenance Precautions]

- Before performing online operations (especially, program modification, forced output, and operating status change) for the running CPU module from the peripheral device connected, read relevant manuals carefully and ensure the safety. Improper operation may damage machines or cause accidents.
- Do not disassemble or modify the modules. Doing so may cause failure, malfunction, injury, or a fire.
- Use any radio communication device such as a cellular phone or PHS (Personal Handy-phone System) more than 25cm (9.85 inches) away in all directions from the programmable controller.
   Failure to do so may cause malfunction.
- Shut off the external power supply (all phases) used in the system before mounting or removing the module. Failure to do so may cause the module to fail or malfunction. A module can be replaced online (while power is on) on any MELSECNET/H remote I/O station or in the system where a CPU module supporting the online module change function is used. Note that there are restrictions on the modules that can be replaced online, and each module has its predetermined replacement procedure. For details, refer to the relevant sections in the QCPU User's Manual (Hardware Design, Maintenance and Inspection) and in the manual for the corresponding module.
- After the first use of the product, do not mount/remove the module to/from the base unit, and the terminal block to/from the module, and do not insert/remove the extended SRAM cassette to/from the CPU module more than 50 times (IEC 61131-2 compliant) respectively. Exceeding the limit of 50 times may cause malfunction.
- After the first use of the product, do not insert/remove the SD memory card to/from the CPU module more than 500 times. Exceeding the limit may cause malfunction.
- Do not drop or apply shock to the battery to be installed in the module. Doing so may damage the battery, causing the battery fluid to leak inside the battery. If the battery is dropped or any shock is applied to it, dispose of it without using.
- Before handling the module, touch a grounded metal object to discharge the static electricity from the human body. Failure to do so may cause the module to fail or malfunction.

## [Disposal Precautions]

## 

• When disposing of this product, treat it as industrial waste. When disposing of batteries, separate them from other wastes according to the local regulations. (For the Battery Directive in EU member states, refer to the QCPU User's Manual (Hardware Design, Maintenance and Inspection).)

### [Transportation Precautions]

## 

• When transporting lithium batteries, follow the transportation regulations. (For details of the regulated models, refer to the QCPU User's Manual (Hardware Design, Maintenance and Inspection).)

## **CONDITIONS OF USE FOR THE PRODUCT**

(1) Mitsubishi programmable controller ("the PRODUCT") shall be used in conditions;

i) where any problem, fault or failure occurring in the PRODUCT, if any, shall not lead to any major or serious accident; and

ii) where the backup and fail-safe function are systematically or automatically provided outside of the PRODUCT for the case of any problem, fault or failure occurring in the PRODUCT.

(2) The PRODUCT has been designed and manufactured for the purpose of being used in general industries.

MITSUBISHI SHALL HAVE NO RESPONSIBILITY OR LIABILITY (INCLUDING, BUT NOT LIMITED TO ANY AND ALL RESPONSIBILITY OR LIABILITY BASED ON CONTRACT, WARRANTY, TORT, PRODUCT LIABILITY) FOR ANY INJURY OR DEATH TO PERSONS OR LOSS OR DAMAGE TO PROPERTY CAUSED BY the PRODUCT THAT ARE OPERATED OR USED IN APPLICATION NOT INTENDED OR EXCLUDED BY INSTRUCTIONS, PRECAUTIONS, OR WARNING CONTAINED IN MITSUBISHI'S USER, INSTRUCTION AND/OR SAFETY MANUALS, TECHNICAL BULLETINS AND GUIDELINES FOR the PRODUCT. ("Prohibited Application")

Prohibited Applications include, but not limited to, the use of the PRODUCT in;

- Nuclear Power Plants and any other power plants operated by Power companies, and/or any other cases in which the public could be affected if any problem or fault occurs in the PRODUCT.
- Railway companies or Public service purposes, and/or any other cases in which establishment of a special quality assurance system is required by the Purchaser or End User.
- Aircraft or Aerospace, Medical applications, Train equipment, transport equipment such as Elevator and Escalator, Incineration and Fuel devices, Vehicles, Manned transportation, Equipment for Recreation and Amusement, and Safety devices, handling of Nuclear or Hazardous Materials or Chemicals, Mining and Drilling, and/or other applications where there is a significant risk of injury to the public or property.

Notwithstanding the above, restrictions Mitsubishi may in its sole discretion, authorize use of the PRODUCT in one or more of the Prohibited Applications, provided that the usage of the PRODUCT is limited only for the specific applications agreed to by Mitsubishi and provided further that no special quality assurance or fail-safe, redundant or other safety features which exceed the general specifications of the PRODUCTs are required. For details, please contact the Mitsubishi representative in your region.

## INTRODUCTION

This manual describes the system configurations, functions, and communication methods with external devices required in a multiple CPU system.

Before using this product, please read this manual and the relevant manuals carefully and develop familiarity with the functions and performance of the Q series programmable controller to handle the product correctly. When applying the program examples introduced in this manual to the actual system, ensure the applicability and confirm that it will not cause system control problems.

■Relevant CPU modules:

| CPU module                                                               | Model                                                                                                                                                                                                               |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic model QCPU                                                         | Q00CPU, Q01CPU                                                                                                                                                                                                      |
| High Performance model QCPU         Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU |                                                                                                                                                                                                                     |
| Process CPU Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                       |                                                                                                                                                                                                                     |
| Universal model QCPU                                                     | Q00UCPU, Q01UCPU, Q02UCPU, Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU, Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU, Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU, Q50UDEHCPU, Q100UDEHCPU |

Remark

.

• This manual does not describe the specifications and precautions of the power supply modules, base units, extension cables, memory cards, SD memory cards, extended SRAM cassettes, and batteries as well as the peripheral configurations.

. . . .

. . . . . . . . . .

QCPU User's Manual (Hardware Design, Maintenance and Inspection)

• For the functions of CPU modules when used in a system other than a multiple CPU system, refer to the following.

## Memo

| AFETY PRECAUTIONS                 | 1  |
|-----------------------------------|----|
| CONDITIONS OF USE FOR THE PRODUCT | 7  |
| NTRODUCTION                       | 8  |
| 1ANUALS                           | 12 |
| IANUAL PAGE ORGANIZATION          | 14 |
| ERMS                              | 15 |
|                                   |    |

#### **CHAPTER 1 OVERVIEW**

20

33

| CHAPTER 2 | 2 CON | ICEPT OF MULTIPLE CPU SYSTEM                                | 26 |
|-----------|-------|-------------------------------------------------------------|----|
| 2.1       | CPU   | Numbers.                                                    |    |
| 2.2       | I/O N | lumber Assignment                                           |    |
|           | 2.2.1 | I/O numbers of I/O modules and intelligent function modules |    |
|           | 2.2.2 | I/O numbers of CPU modules                                  |    |

#### **CHAPTER 3 SYSTEM CONFIGURATION**

3.1 Available CPU modules, base units, power supply modules, and extension cables . . . . . . 34 3.1.1 3.1.2 3.1.3 3.2 3.2.1 Available CPU modules, base units, power supply modules, and extension cables ...... 43 3.2.2 3.2.3 3.3 3.3.1 Available CPU modules, base units, power supply modules, and extension cables ...... 55 3.3.2 3.3.3 3.4 3.5 

#### CHAPTER 4 STARTING UP MULTIPLE CPU SYSTEM

| 4.1 | Proc  | edure Before Operation                                       | 7 |
|-----|-------|--------------------------------------------------------------|---|
| 4.2 | Oper  | ration Settings                                              | 9 |
|     | 4.2.1 | System configuration example                                 | 1 |
|     | 4.2.2 | Parameter settings                                           | 2 |
| 4.3 | Prog  | ram Examples for Communications by Auto Refresh              | Э |
|     | 4.3.1 | Program examples for Basic model QCPU, Qn(H)CPU, and QnPHCPU | 9 |
|     | 4.3.2 | Program examples for Universal model QCPU                    | 5 |
| 4.4 | Cloc  | k Data                                                       | 1 |
|     | 4.4.1 | Clock data of CPU modules                                    | 1 |
|     | 4.4.2 | Clock data of intelligent function modules                   | 2 |
| 4.5 | Rese  | etting a Multiple CPU System                                 | 3 |
| 4.6 | Syste | em Operation When a Stop Error Occurs104                     | 4 |

| CHAPTER | 5 ACC | CESS BETWEEN CPU MODULES AND OTHER MODULES                | 106 |
|---------|-------|-----------------------------------------------------------|-----|
| 5.1     | Acce  | ess to Controlled Modules                                 | 106 |
| 5.2     | Acce  | ess to Non-controlled Modules                             | 106 |
|         | 5.2.1 | Loading input (X) data                                    | 107 |
|         | 5.2.2 | Loading output (Y) data                                   | 109 |
|         | 5.2.3 | Output to output modules and intelligent function modules | 111 |
|         | 5.2.4 | Access to the intelligent function module buffer memory   | 112 |
|         | 5.2.5 | Access using the link direct device                       | 113 |
| 5.3     | Acce  | ess From a Programming Tool                               | 114 |
| 5.4     | Acce  | essible QCPUs when GOT is connected                       | 117 |
|         |       |                                                           |     |

#### CHAPTER 6 COMMUNICATIONS AMONG CPU MODULES

118

| 6.1 | Com   | munications Using the CPU Shared Memory                                              |
|-----|-------|--------------------------------------------------------------------------------------|
|     | 6.1.1 | Communications by auto refresh (using the auto refresh area)                         |
|     | 6.1.2 | Communications by auto refresh (using the multiple CPU high speed transmission area) |
|     |       |                                                                                      |
|     | 6.1.3 | Communications by programs using the CPU shared memory                               |
|     | 6.1.4 | Communications among CPU modules when an error is detected                           |
| 6.2 | Cont  | rol Directions from QCPU to Motion CPU                                               |
| 6.3 | Com   | munications Among CPU Modules By Dedicated Instructions                              |
|     | 6.3.1 | Reading/writing device data from/to Motion CPU                                       |
|     | 6.3.2 | Starting interrupt programs                                                          |
|     | 6.3.3 | Reading/writing device data between QnUCPUs                                          |
| 6.4 | Multi | ple CPU Synchronous Interrupt                                                        |
| 6.5 | Multi | ple CPU synchronous startup                                                          |

#### APPENDICES

| Appendix 1 Param  | neters for a Multiple CPU System      |     |
|-------------------|---------------------------------------|-----|
| Appendix 1.1      | List of parameters                    | 174 |
| Appendix 2 Comp   | arison with a Single CPU System       |     |
| Appendix 3 Preca  | utions for Using AnS/A Series Modules |     |
| Appendix 4 Proces | ssing Time                            |     |
| Appendix 4.1      | Concept of scan time                  | 194 |
| Appendix 4.2      | Factors that increase scan time       | 196 |
| Appendix 4.3      | Reducing processing time              | 202 |

| INDEX     | 203 |
|-----------|-----|
| REVISIONS | 206 |
| WARRANTY  | 209 |

## MANUALS

To understand the main specifications, functions, and usage of the CPU module, refer to the basic manuals. Read other manuals as well when using a different type of CPU module and its functions. Order each manual as needed, referring to the following lists.

The numbers in the "CPU module" and the respective modules are as follows.

| Number | Number CPU module           |    | CPU module           |
|--------|-----------------------------|----|----------------------|
| 1)     | Basic model QCPU            | 3) | Process CPU          |
| 2)     | High Performance model QCPU | 4) | Universal model QCPU |

•: Basic manual, O: Other CPU module manuals/Use them to utilize functions.

#### (1) CPU module user's manual

| Manual name                                                                                                                    | Description                                                                                                                                                                                               | CPU module |    |    |    |  |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----|----|----|--|
| <manual (model="" code)="" number=""></manual>                                                                                 | Description                                                                                                                                                                                               |            | 2) | 3) | 4) |  |
| QCPU User's Manual (Hardware Design,<br>Maintenance and Inspection)                                                            | Specifications of the hardware (CPU modules, power<br>supply modules, base units, extension cables, memory<br>cards, SD memory cards, and extended SRAM<br>cassettes), system maintenance and inspection, | •          | •  | •  | •  |  |
| <sh-080483eng (13jr73)=""></sh-080483eng>                                                                                      | troubleshooting, and error codes                                                                                                                                                                          |            |    |    |    |  |
| QnUCPU User's Manual (Function Explanation,<br>Program Fundamentals)<br><sh-080807eng (13jz27)=""></sh-080807eng>              | Functions, methods, and devices for programming                                                                                                                                                           |            |    |    | •  |  |
| Qn(H)/QnPH/QnPRHCPU User's Manual<br>(Function Explanation, Program Fundamentals)<br><sh-080808eng (13jz28)=""></sh-080808eng> | Functions, methods, and devices for programming                                                                                                                                                           | •          | •  | •  |    |  |
| QnUCPU User's Manual (Communication via<br>Built-in Ethernet Port)<br><sh-080811eng (13jz29)=""></sh-080811eng>                | Detailed description of communication via the built-in<br>Ethernet ports of the CPU module                                                                                                                |            |    |    | 0  |  |
| QnUDVCPU/LCPU User's Manual (Data<br>Logging Function)<br><sh-080893eng (13jz39)=""></sh-080893eng>                            | Detailed description of the data logging function of the CPU module                                                                                                                                       |            |    |    | 0  |  |

### (2) Programming manual

| Manual name                                                                                                                      | Description                                                                                                     |   | CPU module |    |    |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---|------------|----|----|--|--|
| <manual (model="" code)="" number=""></manual>                                                                                   |                                                                                                                 |   | 2)         | 3) | 4) |  |  |
| MELSEC-Q/L Programming Manual (Common<br>Instruction)<br><sh-080809eng (13jw10)=""></sh-080809eng>                               | Detailed description and usage of instructions used in programs                                                 | • | •          | •  | •  |  |  |
| MELSEC-Q/L/QnA Programming Manual<br>(SFC)<br><sh-080041 (13jf60)=""></sh-080041>                                                | System configuration, specifications, functions,<br>programming, and error codes for SFC (MELSAP3)<br>programs  | 0 | 0          | 0  | 0  |  |  |
| MELSEC-Q/L Programming Manual (MELSAP-<br>L)<br><sh-080076 (13jf61)=""></sh-080076>                                              | System configuration, specifications, functions,<br>programming, and error codes for SFC (MELSAP-L)<br>programs | 0 | 0          | 0  | 0  |  |  |
| MELSEC-Q/L Programming Manual (Structured<br>Text)<br><sh-080366e (13jf68)=""></sh-080366e>                                      | System configuration and programming using structured text language                                             | 0 | 0          | 0  | 0  |  |  |
| MELSEC-Q/L/QnA Programming Manual (PID<br>Control Instructions)<br><sh-080040 (13jf59)=""></sh-080040>                           | Dedicated instructions for PID control                                                                          | 0 | 0          |    | 0  |  |  |
| MELSEC-Q Programming/Structured<br>Programming Manual (Process Control<br>Instructions)<br><sh-080316e (13jf67)=""></sh-080316e> | Dedicated instructions for process control                                                                      |   |            | 0  |    |  |  |

### (3) Operating manual

| Manual name                                                                                   | Description                                                                                                                          |   | CPU module |    |    |  |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---|------------|----|----|--|
| <manual (model="" code)="" number=""></manual>                                                |                                                                                                                                      |   | 2)         | 3) | 4) |  |
| GX Works2 Version 1 Operating Manual<br>(Common)<br><sh-080779eng (13ju63)=""></sh-080779eng> | System configuration, parameter settings, and online<br>operations (common to Simple project and Structured<br>project) of GX Works2 | • | •          | •  | •  |  |
| GX Developer Version 8 Operating Manual<br><sh-080373e (13ju41)=""></sh-080373e>              | Operating methods of GX Developer, such as<br>programming, printing, monitoring, and debugging                                       | 0 | 0          | 0  | 0  |  |

In this manual, pages are organized and the symbols are used as shown below.

The following page illustration is for explanation purpose only, and is different from the actual pages.

| "" is used for window<br>names and items.<br>1. shows operating<br>procedures.   | (1) Setting par<br>(a) Operating<br>1. Open th                                          | ig method ameters                                                                                                                                                                                                                                                                                                                                                 | THE 7 LARROUG SETTINGS                                                                                                                                                                                                                                                            |   | The chapter of the current page is shown.  |
|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------|
| Shows mouse<br>operations.*1                                                     | Law                                                                                     |                                                                                                                                                                                                                                                                                                                                                                   | 7                                                                                                                                                                                                                                                                                 | h |                                            |
| the project window.                                                              | Type<br>Type<br>Model Hame<br>Points<br>Back XY<br>Josti Sattive<br>(see a constraints) | Select the type of the connected mobile. Select the model area of the connected anothe. Select the number of points argued to each side. Set the number of points argued to each side. Configure the such setting of the built-in 10 or intelligent function modules. Set the flowing Sime Time Organ Model - RUC Operation Model at HW Enter + 100 Response Time | Deference           Page 74. Section 7.1.2           Page 74. Section 7.1.3           Page 74. Section 7.1.4           Page 74. Section 7.1.5           Page 74. Section 7.1.5           Page 74. Section 7.1.7           Page 75. Section 7.1.7           Page 75. Section 7.1.7 | _ | The section of the current page is shown.  |
| Ex. shows setting or operating examples.         Image: shows reference manuals. | For details, references                                                                 | Y <sup>+</sup> enables modification on the start I/O numbers assigned to connected<br>100° is specified in "Start XY <sup>+</sup> to the slot where a 16-point module is cont<br>it module is changed to X1000 to X100F.<br>I to the following.<br>L CPU Module User's Manual (Function Explanation, Program Fundam                                               | d modules.                                                                                                                                                                                                                                                                        |   |                                            |
| <i>⊑ਤ</i> shows                                                                  | Remark                                                                                  | the connected module in "Type", Setting a different type results in "SPUAIT LAX<br>test function module, the UP paints must also be the same in addition to the I/O a<br>0, Section 4.2.2)<br>get module is connected, UP assignment can be entitled by selecting connect<br><i>al</i> in the Project window.                                                     | ssignment setting.                                                                                                                                                                                                                                                                |   | Point Shows notes that requires attention. |
|                                                                                  |                                                                                         |                                                                                                                                                                                                                                                                                                                                                                   | 73                                                                                                                                                                                                                                                                                |   |                                            |

\*1 The mouse operation example is provided below. (For GX Works2)

| Eproject Edit Eind/Replace                                                                                                                         | q≠ I ∰ <sub>₹</sub> i th y t ta                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12 🗆 🞇 📟 🐯 🏠                                                                                                                                       | q≠ I ∰ <sub>₹</sub> i th y t ta                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12 🗆 🞇 📟 🐯 🏠                                                                                                                                       | q≠ I ∰ <sub>₹</sub> i th y t ta                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Navigation                                                                                                                                         |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Navigation                                                                                                                                         |                                                                                                                                                                                                                       | a company field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                    |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Project Project Parameter Global Device Comment Program Program Program MAIN Local Device Comment Device Memory Device Memory Device Initial Value | 0                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| User Library                                                                                                                                       | *                                                                                                                                                                                                                     | nlabeled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                    | Program     Device Comment     Program     Device Comment     Program     Device Comment     Device Comment     Device Comment     Device Memory     Device Initial Value      Device Initial Value      User Library | Parameter         Intelligent Function Module         Global Device Comment         Pooram Setting         Pooram Setting         Pooram Setting         Pooram Setting         Device Intelligent Function Module         Device Intelligent Function         Pooram Setting         Device Intelligent Function         Device Intelligent Function |

## TERMS

Unless otherwise specified, this manual uses the following generic terms and abbreviations.

\*  $\Box$  indicates a part of the model or version.

| Term                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Series                          |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Q series                        | The abbreviation for Mitsubishi MELSEC-Q series programmable controller                                                                                                                                                                                                                                                                                                                                                         |
| AnS series                      | The abbreviation for compact types of Mitsubishi MELSEC-A series programmable controller                                                                                                                                                                                                                                                                                                                                        |
| A series                        | The abbreviation for large types of Mitsubishi MELSEC-A series programmable controlle                                                                                                                                                                                                                                                                                                                                           |
| CPU module type                 |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CPU module                      | A generic term for the Basic model QCPU, High Performance model QCPU, Process CPU, Universal model QCPU, Motion CPU, C Controller module, and PC CPU module. The term in this manual does not include the Redundant CPU because it cannot be used in a multiple CPU system.                                                                                                                                                     |
| QCPU                            | A generic term for the Basic model QCPU, High Performance model QCPU, Process CPU, and Universal model QCPU.<br>The term in this manual does not include the Redundant CPU because it cannot be used in a multiple CPU system.                                                                                                                                                                                                  |
| Basic model QCPU                | A generic term for the Q00CPU and Q01CPU.<br>The term in this manual does not include the Q00JCPU because it cannot be used in a<br>multiple CPU system.                                                                                                                                                                                                                                                                        |
| High Performance model QCPU     | A generic term for the Q02CPU, Q02HCPU, Q06HCPU, Q12HCPU, and Q25HCPU                                                                                                                                                                                                                                                                                                                                                           |
| Process CPU                     | A generic term for the Q02PHCPU, Q06PHCPU, Q12PHCPU, and Q25PHCPU                                                                                                                                                                                                                                                                                                                                                               |
| Universal model QCPU            | <ul> <li>A generic term for the Q00UCPU, Q01UCPU, Q02UCPU, Q03UDCPU, Q03UDVCPU, Q03UDECPU, Q04UDHCPU, Q04UDVCPU, Q04UDEHCPU, Q06UDHCPU, Q06UDHCPU, Q06UDEHCPU, Q10UDEHCPU, Q10UDEHCPU, Q13UDHCPU, Q13UDEHCPU, Q20UDHCPU, Q20UDEHCPU, Q26UDHCPU, Q26UDHCPU, Q26UDEHCPU, Q50UDEHCPU, and Q100UDEHCPU.</li> <li>The term in this manual does not include the Q00UJCPU because it cannot be used in multiple CPU system.</li> </ul> |
| Built-in Ethernet port QCPU     | A generic term for the Q03UDVCPU, Q03UDECPU, Q04UDVCPU, Q04UDEHCPU, Q06UDVCPU, Q06UDEHCPU, Q10UDEHCPU, Q13UDVCPU, Q13UDEHCPU, Q20UDEHCPU, Q26UDVCPU, Q26UDEHCPU, Q50UDEHCPU, and Q100UDEHCPU                                                                                                                                                                                                                                    |
| High-speed Universal model QCPU | A generic term for the Q03UDVCPU, Q04UDVCPU, Q06UDVCPU, Q13UDVCPU, and Q26UDVCPU                                                                                                                                                                                                                                                                                                                                                |
| Motion CPU                      | A generic term for the Mitsubishi motion controllers: Q172CPUN, Q173CPUN,<br>Q172HCPU, Q173HCPU, Q172CPUN-T, Q173CPUN-T, Q172HCPU-T, Q173HCPU-T,<br>Q172DCPU, Q173DCPU, Q172DCPU-S1, Q173DCPU-S1, Q172DSCPU, and<br>Q173DSCPU                                                                                                                                                                                                   |
| PC CPU module                   | A generic term for the MELSEC-Q series-compatible PC CPU modules manufactured b<br>CONTEC Co., Ltd: PPC-CPU686(MS)-64, PPC-CPU686(MS)-128, and PPC-<br>CPU852(MS)-512                                                                                                                                                                                                                                                           |
| C Controller module             | A generic term for the C Controller modules: Q06CCPU-V, Q06CCPU-V-B, Q12DCCPU<br>V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, and Q26DHCCPU-LS.                                                                                                                                                                                                                                                                                  |
| CPU module model                |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Qn(H)CPU                        | A generic term for the Q02CPU, Q02HCPU, Q06HCPU, Q12HCPU, and Q25HCPU                                                                                                                                                                                                                                                                                                                                                           |
| QnPHCPU                         | A generic term for the Q02PHCPU, Q06PHCPU, Q12PHCPU, and Q25PHCPU                                                                                                                                                                                                                                                                                                                                                               |

| Term                                   | Description                                                                                                                         |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|                                        | A generic term for the Q00UCPU, Q01UCPU, Q02UCPU, Q03UDCPU, Q03UDVCPU,                                                              |
|                                        | Q03UDECPU, Q04UDHCPU, Q04UDVCPU, Q04UDEHCPU, Q06UDHCPU,                                                                             |
|                                        | Q06UDVCPU, Q06UDEHCPU, Q10UDHCPU, Q10UDEHCPU, Q13UDHCPU,                                                                            |
| QnUCPU                                 | Q13UDVCPU, Q13UDEHCPU, Q20UDHCPU, Q20UDEHCPU, Q26UDHCPU, Q26UDVCPU, Q26UDEHCPU, Q50UDEHCPU, and Q100UDEHCPU.                        |
|                                        | The term in this manual does not include the Q00UJCPU because it cannot be used in a                                                |
|                                        | multiple CPU system.                                                                                                                |
|                                        | A generic term for the Q00UCPU, Q01UCPU, Q02UCPU, Q03UDCPU, Q04UDHCPU,                                                              |
| QnU(D)(H)CPU                           | Q06UDHCPU, Q10UDHCPU, Q13UDHCPU, Q20UDHCPU, and Q26UDHCPU.                                                                          |
|                                        | The term in this manual does not include the Q00UJCPU because it cannot be used in multiple CPU system.                             |
| QnUDVCPU                               | A generic term for the Q03UDVCPU, Q04UDVCPU, Q06UDVCPU, Q13UDVCPU, and                                                              |
|                                        | Q26UDVCPU<br>A generic term for the Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU, Q10UDEHCPU                                                   |
| QnUDE(H)CPU                            | Q13UDEHCPU, Q20UDEHCPU, Q26UDEHCPU, Q50UDEHCPU, and Q100UDEHCPU                                                                     |
| Q172CPUN(-T)                           | A generic term for the Q172CPUN and Q172CPUN-T                                                                                      |
| Q173CPUN(-T)                           | A generic term for the Q173CPUN and Q173CPUN-T                                                                                      |
| Q172HCPU(-T)                           | A generic term for the Q172HCPU and Q172HCPU-T                                                                                      |
| Q173HCPU(-T)                           | A generic term for the Q173HCPU and Q173HCPU-T                                                                                      |
| Q172DCPU(-S1)                          | A generic term for the Q172DCPU and Q172DCPU-S1                                                                                     |
| Q173DCPU(-S1)                          | A generic term for the Q173DCPU and Q173DCPU-S1                                                                                     |
| Base unit type                         |                                                                                                                                     |
|                                        | A generic term for the main base unit, extension base unit, slim type main base unit,                                               |
|                                        | redundant power main base unit, redundant power extension base unit, and multiple                                                   |
| Base unit                              | CPU high speed main base unit.                                                                                                      |
|                                        | The term in this manual does not include the redundant type extension base unit because it cannot be used in a multiple CPU system. |
| Main base unit                         | A generic term for the Q3 B, Q3 BB, Q3 RB, and Q3 DB                                                                                |
|                                        | A generic term for the Q5DB, Q6DB, Q6DRB, QA1S5DB, QA1S6DB,                                                                         |
|                                        | QA1S6ADP+A1S5□B/A1S6□B, QA6□B, and QA6ADP+A5□B/A6□B.                                                                                |
| Extension base unit                    | The term in this manual does not include the Q6DWRB because it cannot be used in a                                                  |
|                                        | multiple CPU system.                                                                                                                |
| Slim type main base unit               | Another term for the Q3□SB                                                                                                          |
| Redundant power main base unit         | Another term for the Q3DRB                                                                                                          |
| Redundant power extension base unit    | Another term for the Q6□RB                                                                                                          |
| Multiple CPU high speed main base unit | Another term for the Q3□DB                                                                                                          |
| Redundant power supply base unit       | A generic term for the redundant power main base unit and redundant power extension base unit                                       |
| Base unit model                        |                                                                                                                                     |
| Q3□B                                   | A generic term for the Q33B, Q35B, Q38B, and Q312B main base units                                                                  |
| Q3□SB                                  | A generic term for the Q32SB, Q33SB, and Q35SB slim type main base units                                                            |
| Q3□RB                                  | Another term for the Q38RB redundant power main base unit                                                                           |
| Q3DDB                                  | A generic term for the Q35DB, Q38DB, and Q312DB multiple CPU high speed main base units                                             |
| Q5DB                                   | A generic term for the Q52B and Q55B extension base units                                                                           |
| Q6□B                                   | A generic term for the Q63B, Q65B, Q68B, and Q612B extension base units                                                             |
| Q6 IRB                                 | Another term for the Q68RB redundant power extension base unit                                                                      |
| QA1S5DB                                | Another term for the QA1S51B extension base unit                                                                                    |
| QA1S6DB                                | A generic term for the QA1S65B and QA1S68B extension base units                                                                     |
| QA6DB                                  | A generic term for the QA65B and QA68B extension base units                                                                         |
|                                        |                                                                                                                                     |

| Term                               | Description                                                                                                                                                                               |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A6DB                               | A generic term for the A62B, A65B, and A68B extension base units                                                                                                                          |
| QA6ADP+A5□B/A6□B                   | The abbreviation for A large type extension base unit where the QA6ADP is mounted                                                                                                         |
| QA1S6ADP+A1S5DB/A1S6DB             | The abbreviation for A small type extension base unit where the QA1S6ADP is mounted                                                                                                       |
| Power supply module                |                                                                                                                                                                                           |
| Power supply module                | A generic term for the Q series power supply module, AnS series power supply module,<br>A series power supply module, slim type power supply module, and redundant power<br>supply module |
| Q series power supply module       | A generic term for the Q61P-A1, Q61P-A2, Q61P, Q61P-D, Q62P, Q63P, Q64P, and Q64PN power supply modules                                                                                   |
| AnS series power supply module     | A generic term for the A1S61PN, A1S62PN, and A1S63P power supply modules                                                                                                                  |
| A series power supply module       | A generic term for the A61P, A61PN, A62P, A63P, A68P, A61PEU, and A62PEU power supply modules                                                                                             |
| Slim type power supply module      | The abbreviation for the Q61SP slim type power supply module                                                                                                                              |
| Redundant power supply module      | A generic term for the Q63RP and Q64RP redundant power supply modules                                                                                                                     |
| Life detection power supply module | The abbreviation for the Q61P-D life detection power supply module                                                                                                                        |
| Network module                     |                                                                                                                                                                                           |
| CC-Link IE module                  | A generic term for the CC-Link IE Controller Network module and CC-Link IE Field Network module                                                                                           |
| MELSECNET/H module                 | The abbreviation for the MELSECNET/H network module                                                                                                                                       |
| Ethernet module                    | The abbreviation for the Ethernet interface module                                                                                                                                        |
| CC-Link module                     | The abbreviation for the CC-Link system master/local module                                                                                                                               |
| Network                            |                                                                                                                                                                                           |
| CC-Link IE                         | A generic term for the CC-Link IE Controller Network and CC-Link IE Field Network                                                                                                         |
| MELSECNET/H                        | The abbreviation for the MELSECNET/H network system                                                                                                                                       |
| Memory extension                   |                                                                                                                                                                                           |
| Memory card                        | A generic term for SRAM card, Flash card, and ATA card                                                                                                                                    |
| SRAM card                          | A generic term for the Q2MEM-1MBS, Q2MEM-2MBS, Q3MEM-4MBS, and Q3MEM-<br>8MBS SRAM cards                                                                                                  |
| Flash card                         | A generic term for the Q2MEM-2MBF and Q2MEM-4MBF Flash cards                                                                                                                              |
| ATA card                           | A generic term for the Q2MEM-8MBA, Q2MEM-16MBA, and Q2MEM-32MBA ATA cards                                                                                                                 |
| SD memory card                     | A generic term for the L1MEM-2GBSD and L1MEM-4GBSD SD Secure Digital memory cards. An SD card is a non-volatile memory card.                                                              |
| Extended SRAM cassette             | A generic term for the Q4MCA-1MBS, Q4MCA-2MBS, Q4MCA-4MBS, and Q4MCA-<br>8MBS extended SRAM cassettes                                                                                     |
| Software package                   |                                                                                                                                                                                           |
| Programming tool                   | A generic term for GX Works2 and GX Developer                                                                                                                                             |
| GX Works2                          |                                                                                                                                                                                           |
| GX Developer                       | The product name for the MELSEC programmable controller software package                                                                                                                  |
| Others                             |                                                                                                                                                                                           |
| Control CPU                        | A CPU module which controls each I/O module and intelligent function module.<br>In a multiple CPU system, the CPU module which executes the control can be set for<br>each module.        |
| Controlled module                  | I/O modules and intelligent function modules which are controlled by a control CPU                                                                                                        |
| Non-controlled module              | I/O modules and intelligent function modules that are controlled by CPU modules other than a control CPU                                                                                  |
| Extension cable                    | A generic term for the QC05B, QC06B, QC12B, QC30B, QC50B, and QC100B extension cables                                                                                                     |
| Battery                            | A generic term for the Q6BAT, Q7BAT, and Q8BAT CPU module batteries, Q2MEM-BAT SRAM card battery, and Q3MEM-BAT SRAM card battery                                                         |
| QA6ADP                             | The abbreviation for the QA6ADP QA conversion adapter module                                                                                                                              |

| Term     | Description                                                                                                    |
|----------|----------------------------------------------------------------------------------------------------------------|
| QA1S6ADP | A generic term for the QA1S6ADP and QA1S6ADP-S1 Q-AnS base unit conversion adapter                             |
| GOT      | A generic term for Mitsubishi Graphic Operation Terminal, GOT-A*** series, GOT-F*** series, and GOT1000 series |

## Memo

# CHAPTER 1 OVERVIEW

In a multiple CPU system, more than one CPU module is mounted on the main base unit and each CPU module controls I/O modules and intelligent function modules separately.

QCPUs, Motion CPUs, C Controller modules, and PC CPU modules can be used in multiple CPU systems.

( Page 33, CHAPTER 3)





This manual describes the combinations of CPU modules and communications among CPU modules in a multiple CPU system. For the uses, functions, and instruction availabilities of each CPU module, refer to the following.

. . . . . . . . . . . . . . . . .

For PC CPU modules, contact CONTEC Co., Ltd. www.contec.com

. . . . . .

#### (1) Distributed control

In a multiple CPU system, control can be distributed by specifying a control CPU module for each I/O module and intelligent function module. ( Page 26, Section 2.1)



Distributed control provides the advantages listed on the following page.

#### (a) Distribution of processing

The overall system scan time can be reduced by distributing the high-load processing performed in a single CPU module over multiple CPU modules.



#### (b) Distribution of memory

The memory capacity used for the entire system can be increased by distributing the memory areas over multiple CPU modules.



#### (c) Distribution of functions

Programs can be developed easily by distributing the functions, for example, having different CPU modules control production line A and production line B.

# (2) Configuring sequence control and motion control systems on the same base unit

In a multiple CPU system consisting of a QCPU and Motion CPU, sequence control and motion control can be implemented together to achieve a high-level motion system.



Interaction with Motion CPUs for motion control is enhanced in Universal model QCPUs.

#### (a) High-speed data transfer between CPU modules

In a multiple CPU system, up to 14K-word data are transferred in parallel with programs between CPU modules. This enables high-speed data transfer independent of scan time, and shortens the takt time of the entire system. (



Data are transferred in parallel with programs.

#### (b) Synchronous processing with a motion control

An interrupt program which is synchronized with the operation cycle of a Motion CPU (multiple CPU synchronous interrupt program) can be executed. Command input or output from a Motion CPU can be synchronized with the operation cycle of the Motion CPU, which enables high-speed data transfer independent of scan time. (CPP Page 168, Section 6.4)



#### (c) Checking data send/receive timing between CPU modules

With the sampling trace function of Universal model QCPUs, the data communications timing with a Motion CPU can be checked. Timing can also be checked between Universal model QCPUs. The sampling trace function facilitates the processing for checking the data send/receive timing between CPU

modules, and reduces the time for debugging the multiple CPU system.



Sampling trace result display using a programming tool

### Point P

The sampling trace of other CPU modules in the multiple CPU system can be executed, by specifying the following CPU modules.

- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)

#### (3) Data communications among CPU modules

The following data communications can be performed among CPU modules in a multiple CPU system.

#### (a) Transferring data among CPU modules

Data can be transferred among CPU modules by setting auto refresh using a programming tool.

([ Page 124, Section 6.1.1 to Page 137, Section 6.1.2)

#### (b) Reading data from other CPU modules

Each CPU module can read data from other CPU modules whenever required using the following instructions.

( Page 152, Section 6.1.3)

- Read instruction from the CPU shared memory in another CPU module
- Cyclic transmission area device (U3En\G□)

#### (c) Directing control to the Motion CPU

The QCPU can direct control to the Motion CPU using the following instruction. (FP Page 162, Section 6.2)

Motion dedicated instruction

#### (d) Reading/writing device data to/from the Motion CPU

The QCPU can read/write device data to/from the Motion CPU using the following instructions.

( Page 164, Section 6.3.1)

- · Multiple CPU transmission dedicated instruction
- · Multiple CPU high-speed transmission dedicated instruction

#### (e) Issuing events to the C Controller module or PC CPU module

The QCPU can issue events to the C Controller module or PC CPU module using the following instruction.

( Page 166, Section 6.3.2)

· Multiple CPU transmission dedicated instruction

The Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU) can execute the motion dedicated instruction multiple times in one scan. Since the motion dedicated instruction can be executed consecutively to different axis numbers, delay time of servo startup intervals can be shortened.

#### (f) Logging communication data among CPU modules

Communication data among CPU modules can be saved to an SD memory card in CSV format by logging the cyclic transmission area device (U3EnG<sup>I</sup>) using the data logging function of the CPU module. The high-speed Universal model QCPU supports the data logging function.

( QnUDVCPU/LCPU User's Manual (Data Logging Function))

## CHAPTER 2 CONCEPT OF MULTIPLE CPU SYSTEM

## 2.1 CPU Numbers

CPU numbers are assigned to identify CPU modules contained in a multiple CPU system. A CPU module mounted in the CPU slot of a main base unit will be CPU No.1. CPU No.2, No.3, and No.4 will be assigned sequentially to the right of CPU No.1.



#### (1) Available CPU numbers

Available CPU numbers differ depending on the QCPU used as CPU No.1 and the main base unit used. (

Ex. When a Basic model QCPU is used as CPU No.1, the total number of mountable CPU modules is three (CPU No.1 to No.3). However, when a slim type main base unit (Q3□SB) or multiple CPU high-speed main base unit (Q3□DB) is used, the number of mountable CPU modules is limited to one or two (CPU No.1 and No.2).

#### (2) Uses of CPU numbers

CPU numbers are used for the following purposes.

#### (a) Setting control CPUs

CPU numbers are used to set a control CPU for each I/O module and intelligent function module.



Set control CPUs in PLC parameter ("I/O Assignment").

C Project window 🖒 [Parameter] 🖒 [PLC Parameter] 🖒 [I/O Assignment] 🖒 Detailed Setting

|   | Slot     | Туре                    | Model Name   | Error Time<br>Output Mode | PLC Operation<br>Mode at H/W<br>Error | I/O Response<br>Time | Control<br>PLC(*1) |                  |
|---|----------|-------------------------|--------------|---------------------------|---------------------------------------|----------------------|--------------------|------------------|
| 0 | PLC      | PLC No.1                |              | -                         | -                                     | -                    | -                  |                  |
| 1 | PLC      | PLC No.2                |              | <b>•</b>                  |                                       | •                    | <b>•</b>           |                  |
| 2 | PLC      | PLC No.3                |              | <b>•</b>                  |                                       | +                    | <b>•</b>           | Set control CPUs |
|   | PLC      | PLC No.4                |              | -                         | -                                     |                      | <b></b>            |                  |
|   | 3(*-3)   |                         |              | •                         | -                                     |                      | PLC No.1           |                  |
|   | 4(*-4)   |                         |              | -                         | -                                     |                      | PLC No.1 💌         |                  |
|   | 5(*-5)   |                         |              | -                         | -                                     |                      | PLC No.1 👻         |                  |
|   | 6(*-6)   |                         |              | -                         | •                                     |                      | PLC No.1 👻         |                  |
|   | 7(*-7)   |                         |              | -                         | -                                     |                      | PLC No.1 💌         |                  |
|   | 8(*-8)   |                         |              | -                         | -                                     |                      | PLC No.1 💌         |                  |
|   | 9(*-9)   |                         |              | -                         | -                                     |                      | PLC No.1 🔻         |                  |
|   | 10(*-10) |                         |              | -                         | -                                     |                      | PLC No.1 🔻         |                  |
|   | 11(*-11) |                         |              |                           | -                                     |                      | PLC No.1 V         |                  |
|   | 12(*-12) |                         |              |                           | -                                     |                      | PLC No.1 -         |                  |
|   | 13(*-13) |                         |              |                           | •<br>•                                |                      | PLC No.1 -         |                  |
|   | 14(*-14) | et as same when using n | ulticle (701 | •                         | <b>▼</b>                              | Ţ                    | PLC No.1 V         |                  |

#### (b) Specifying a connection target using a programming tool (personal computer)

CPU numbers are used to specify a CPU module to which a programming tool is connected.



#### (3) Checking the host CPU number

The host CPU number of a QCPU is stored in SD395 (Multiple CPU system information). A host CPU number check program (refer to an example below) should be created. If created, the following status can be checked easily.

- · Incorrect mounting status of the QCPU
- · Program writing status to other CPU modules using the programming tool

In the following program, if the QCPU to which the program is written is other than CPU No.1 (if the value in SD395 is other than "1"), the annunciator (F1) turns on. Accordingly, the USER LED of the QCPU turns on. The corresponding annunciator number is stored in SD62 (Annunciator number).



## 2.2 I/O Number Assignment

A multiple CPU system uses the following two I/O numbers.

- I/O numbers used by CPU modules to communicate with I/O modules and intelligent function modules ([\_\_\_\_\_\_\_Page 29, Section 2.2.1)
- I/O numbers used by CPU modules to communicate with other CPU modules ([] Page 32, Section 2.2.2)

## **2.2.1** I/O numbers of I/O modules and intelligent function modules

In the same way as in single CPU systems, I/O number " $00_H$ " is assigned to the I/O module or intelligent function module mounted to the right of the CPU module. The subsequent I/O numbers are assigned sequentially to the right. In multiple CPU systems, however, CPU modules may be mounted in slots 0 to 2 as well, and accordingly the start slot of " $00_H$ " varies.

| 1 |     |   |
|---|-----|---|
|   | Ex. | \ |

When two CPU modules are mounted



► I/O number: 00н

## Point P

• Some CPU modules occupy two or more slots. When this type of CPU module is used, the second slot and after are treated as empty slots.

In the case of a PC CPU module, for example, the right slot of the occupied two slots is treated as an empty slot having 16 points. (An empty slot occupies 16 points by default.)

For this reason, the start I/O number of the module mounted on the right of the PC CPU module will be "10<sub>H</sub>".



Note that the start I/O number can be changed to " $00_{H}$ " by setting "0 Point" to the number of points for the right slot of the PC CPU module in PLC parameter ("I/O Assignment").

| C Name  | e PLC System PL | C File PLC RAS Boot Fil | le | Program SFC Device I/O Assignment | Multiple CPU Setti | ng  Built-in Ethernet I | Port Setting     |
|---------|-----------------|-------------------------|----|-----------------------------------|--------------------|-------------------------|------------------|
|         |                 |                         |    |                                   |                    |                         |                  |
| -I/O As | ssignment(*1)   |                         |    |                                   |                    |                         |                  |
| No.     | Slot            | Type                    |    | Model Name                        | Points             | Start XY 🔺              | Switch Setting   |
| 0       | PLC             | PLC No.1                | -  | QCPU                              | -                  | 3E00                    |                  |
|         | PLC             | PLC No.2                | -  | QCPU                              | -                  | 3E10                    | Detailed Setting |
| 1       |                 |                         |    |                                   |                    |                         |                  |

- The I/O numbers of the multiple CPU system can be checked on the System monitor window using a programming tool.
- In the same way as in single CPU systems, the position of I/O number "00<sub>H</sub>" can be changed to any slot in PLC parameter ("I/O Assignment"). ( User's Manual (Function Explanation, Program Fundamentals) for the CPU module used)

#### Main base unit......When 32-point modules are mounted in each slot Q312B (12 slots occupied) CPU 0 10 11 Slot number to 11F to DF to FF Ē to 3F 80 to 9F 40 to 5F 60 to 7F A0 to BF è I/O number 00 201 S ĒO 00 CPU No.4 Q series power CPU No.3 supply module CPU No.2 CPU No.1 Extension base unit .......When 32-point modules are mounted in each slot Q612B (12 slots occupied) 1st 12 13 14 15 16 17 18 19 20 21 22 23 tensio • • 140 to 15F 1A0 to 1BF 1C0 to 1DF 1E0 to 1FF 200 to 21F to 29F 0 0 0 0 0 0 120 to 13F 160 to 17F 180 to 19F 220 to 23F 240 to 25F 260 to 27F 00 280 0 0 Q55B (5 slots occupied) Q68B (8 slots occupied) 2nd xtensior 5th extensio 24 25 26 27 28 45 46 47 48 49 50 51 52 0 300 to 31F • • 5C0 to 5DF 2C0 to 2DF 2E0 to 2FF 560 to 57F 5E0 to 5FF 600 to 61F 620 to 63F 2A0 to 2BF 320 to 33F 580 to 59F 5A0 to 5BF 540 to 55F 0 [] 0 • • • • • • • • 0 0 0 0 0 Q68B (8 slots occupied) Q68B (8 slots occupied) 3rd xtensi 6th 53 54 55 56 57 58 59 60 extensio 29 30 31 32 33 34 35 36 ŇŔ 0 0 0 0 • • 0 0 3C0 to 3DF 400 to 41F 6C0 to 6DF 3E0 to 3FF 420 to 43F 660 to 67F 6E0 to 6FF 700 to 71F 720 to 73F 680 to 69F 6A0 to 6BF 360 to 37F 380 to 39F 3A0 to 3BF 640 to 65F 340 to 35F 000 Į •• 0 0 Q68B (8 slots occupied) Q65B (5 slots occupied) 7th extensio 4th 37 38 39 61 62 63 44 40 41 42 43 extensi Use prohibited Use prohibited Use prohibited 0 0 0 0 0 0 17 500 to 51F 4C0 to 4DF 4A0 to 4BF 4E0 to 4FF 460 to 47F 520 to 53F 440 to 45F 480 to 49F 760 to 77F 780 to 79F 0 0 740 to 75F 00 0 U • • • • 0 0 0 0 • • If modules are mounted, an error occurs.

#### Ex. Example of I/O number assignment

## 2.2.2 I/O numbers of CPU modules

In multiple CPU systems, I/O numbers are assigned to each CPU module to specify mounted CPU modules. The I/O number for each CPU module is fixed at the corresponding slot, and cannot be changed in PLC parameter ("I/O Assignment").

The following is the list of I/O numbers that can be assigned to CPU modules.

| ltem             |                   | CPU module mo     | ounting position  |                   |
|------------------|-------------------|-------------------|-------------------|-------------------|
| nem              | CPU slot          | Slot 0            | Slot 1            | Slot 2            |
| Start I/O number | 3E00 <sub>H</sub> | 3E10 <sub>H</sub> | 3E20 <sub>H</sub> | 3E30 <sub>H</sub> |

Available slots differ depending on the QCPU used as CPU No.1 and the main base unit used. (FPP Page 33, CHAPTER 3)

#### (1) Uses of I/O numbers of CPU modules

The I/O numbers of CPU modules are used for the following purposes.

- Communications among CPU modules (
   Page 118, CHAPTER 6)
- Specifying the communication-target CPU module under the MC protocol ( DM MELSEC-Q/L MELSEC Communication Protocol Reference Manual)

## CHAPTER 3 SYSTEM CONFIGURATION

In a multiple CPU system, QCPUs, motion CPUs, C Controller modules, and PC CPU modules can be mounted in the CPU slot to slot 2 of the main base unit.

I/O modules and intelligent function modules are mounted to the right of CPU modules.

. . . . . . . . . . .

This chapter describes the system configurations according to the QCPU used as CPU No.1.

. . . . . . . . . . . . . . . . .



For PC CPU modules, contact CONTEC Co., Ltd.
 www.contec.com

This section describes the system configuration using a Basic model QCPU as CPU No.1.

# **3.1.1** Available CPU modules, base units, power supply modules, and extension cables

Available CPU modules and the number of mountable modules differ depending on the main base unit used.

#### (1) When a main base unit (Q3 $\square$ B) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                    |                                                      | Description                                                                                        |                                   |  |  |  |
|-----------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
|                                         |                                                      | 3 CPU modules                                                                                      |                                   |  |  |  |
| Number of CPU<br>modules                | CPU No.1 (Basic model QCPU)<br>CPU No.2 (Motion CPU) |                                                                                                    |                                   |  |  |  |
|                                         | CPU No.3 (C Controller module or PC CPU module)      |                                                                                                    |                                   |  |  |  |
|                                         | Basic model QCPU                                     | Q00CPU, Q01CPU                                                                                     | Function version B or later       |  |  |  |
|                                         | Motion CPU <sup>*2</sup>                             | Q172CPUN(-T), Q173CPUN(-T),<br>Q172HCPU(-T), Q173HCPU(-T)                                          | Manual for the Motion CPU used    |  |  |  |
| Applicable CPU<br>module <sup>*1</sup>  | C Controller module                                  | Q06CCPU-V, Q06CCPU-V-B,<br>Q12DCCPU-V, Q24DHCCPU-V,<br>Q24DHCCPU-VG, Q24DHCCPU-LS,<br>Q26DHCCPU-LS | No function version restriction   |  |  |  |
|                                         | PC CPU module                                        | PPC-CPU686(MS)-64,<br>PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512                                    | Manual for the PC CPU module used |  |  |  |
| Maximum number of extension base units  | 4 extension base units                               |                                                                                                    |                                   |  |  |  |
| Maximum number of mountable I/O modules |                                                      | 25 - (Number of CPU modules)                                                                       |                                   |  |  |  |
| Applicable main base unit               |                                                      | Q33B, Q35B, Q38B, Q312B                                                                            |                                   |  |  |  |
| Applicable extension                    | Type requiring no power supply module (Q series)     | Q52B, Q55B                                                                                         |                                   |  |  |  |
| base unit                               | Type requiring power supply module (Q series)        |                                                                                                    |                                   |  |  |  |
| Applicable extension cable              | QC05B                                                | 3, QC06B, QC12B, QC30B, QC50B, QC                                                                  | 100B                              |  |  |  |
| Applicable power supply module          | Q61P-A1, Q6                                          | 1P-A2, Q61P, Q61P-D, Q62P, Q63P, Q6                                                                | 4P, Q64PN                         |  |  |  |

\*1 For the CPU modules that can be combined and their mounting positions, refer to Page 39, Section 3.1.2.

\*2 When using a Motion CPU, install operating system software on the CPU module. For models and versions of the operating system, refer to the manual for the Motion CPU used.

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 34, Section 3.1.1 (1) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 34, Section 3.1.1 (1) (a).

### (2) When a redundant power main base unit (Q3 IRB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                    | Description                                                                                        |                                                                |                                 |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------|--|--|--|
| Number of CPU<br>modules                | 2 CPU modules<br>CPU No.1 (Basic model QCPU)<br>CPU No.2 (C Controller module)                     |                                                                |                                 |  |  |  |
|                                         | Basic model QCPU                                                                                   | Q00CPU, Q01CPU                                                 | Function version B or later     |  |  |  |
| Applicable CPU<br>module <sup>*1</sup>  | C Controller module                                                                                | Q24DHCCPU-V,<br>Q24DHCCPU-VG,<br>Q24DHCCPU-LS,<br>Q26DHCCPU-LS | No function version restriction |  |  |  |
| Maximum number of extension base units  | 4 extension base units                                                                             |                                                                |                                 |  |  |  |
| Maximum number of mountable I/O modules | 25 - (Number of CPU modules)                                                                       |                                                                |                                 |  |  |  |
| Applicable main base unit               | Q38RB                                                                                              |                                                                |                                 |  |  |  |
| Applicable extension base unit          | Type requiring no power supply<br>module (Q series) Q52B, Q55B                                     |                                                                |                                 |  |  |  |
| base unit                               | Redundant power extension base unit                                                                | Q68RB                                                          |                                 |  |  |  |
| Applicable extension cable              | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                                                          |                                                                |                                 |  |  |  |
| Applicable power supply module          | Q63RP, Q64RP<br>(The Q63RP and Q64RP can be mounted on the same redundant power supply base unit.) |                                                                |                                 |  |  |  |

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 36, Section 3.1.1 (2) (a).

### (3) When a slim type main base unit (Q3 ISB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| ltem                                   | Description                                              |                                       |                                 |  |
|----------------------------------------|----------------------------------------------------------|---------------------------------------|---------------------------------|--|
| Number of CPU<br>modules               | CPU No.1 (Basic model QC<br>CPU No.2 (C Controller model | ,                                     |                                 |  |
| Applicable CPU                         | Basic model QCPU                                         | Q00CPU, Q01CPU                        | Function version B or later     |  |
| module <sup>*1</sup>                   | C Controller module                                      | Q06CCPU-V, Q06CCPU-V-B,<br>Q12DCCPU-V | No function version restriction |  |
| Maximum number of extension base units | Extension not allowed                                    |                                       |                                 |  |
| Maximum number of                      | Q32SB                                                    | 1                                     |                                 |  |
| mountable I/O                          | Q33SB                                                    | 2                                     |                                 |  |
| modules                                | Q35SB                                                    | 4                                     |                                 |  |
| Applicable main base<br>unit           | Q32SB, Q33SB, Q35SB                                      |                                       |                                 |  |
| Applicable power supply module         | Q61SP                                                    |                                       |                                 |  |

### (b) Precautions

Slim type main base units do not have an extension cable connector. Therefore, no extension base unit or GOT can be bus-connected.

### (4) When a multiple CPU high speed main base unit (Q3 DB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                    |                                                                                             | Description                                                                                        |                                   |  |  |  |
|-----------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|
| Number of CPU<br>modules                | CPU No.1 (Basic model QCPU)<br>CPU No.2 (C Controller module or PC                          | 2 CPU modules<br>PU No.1 (Basic model QCPU)<br>PU No.2 (C Controller module or PC CPU module)      |                                   |  |  |  |
|                                         | Basic model QCPU                                                                            | Q00CPU, Q01CPU                                                                                     | Function version B or later       |  |  |  |
| Applicable CPU<br>module <sup>*1</sup>  | C Controller module                                                                         | Q06CCPU-V, Q06CCPU-V-B,<br>Q12DCCPU-V, Q24DHCCPU-V,<br>Q24DHCCPU-VG, Q24DHCCPU-LS,<br>Q26DHCCPU-LS | No function version restriction   |  |  |  |
|                                         | PC CPU module PPC-CPU686(MS)-64,<br>PC CPU module PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512 |                                                                                                    | Manual for the PC CPU module used |  |  |  |
| Maximum number of extension base units  | 4 extension base units                                                                      |                                                                                                    |                                   |  |  |  |
| Maximum number of mountable I/O modules | 25 - (Number of CPU modules)                                                                |                                                                                                    |                                   |  |  |  |
| Applicable main base<br>unit            | Q35DB, Q38DB, Q312DB                                                                        |                                                                                                    |                                   |  |  |  |
| Applicable extension                    | Type requiring no power supply module (Q series)                                            | Q52B, Q55B                                                                                         |                                   |  |  |  |
| base unit                               | Type requiring power supply module (Q series)                                               | Q63B, Q65B, Q68B, Q612B                                                                            |                                   |  |  |  |
| Applicable extension cable              | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                                                   |                                                                                                    |                                   |  |  |  |
| Applicable power<br>supply module       | Q61P-A1, Q61P-A2, Q61P, Q61P-D, Q62P, Q63P, Q64P, Q64PN                                     |                                                                                                    |                                   |  |  |  |

\*1 For the CPU modules that can be combined and their mounting positions, refer to Page 39, Section 3.1.2.

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 38, Section 3.1.1 (4) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 38, Section 3.1.1 (4) (a).

### **3.1.2** CPU module combinations and mounting positions

This section describes the combinations and mounting positions of CPU modules when a Basic model QCPU is used as CPU No.1.

Note that the CPU modules that can be mounted differ depending on the main base unit used. (FP Page 34, Section 3.1.1)

### (1) Combinations

|                     | Number of CPU modules that can be mounted as CPU No.2 or others               |                                                                               |                                                             |                                                                                                             |                                                                 |                                                              |
|---------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|
|                     |                                                                               | Motio                                                                         | n CPU                                                       | C Controller module <sup>*1*2</sup>                                                                         | PC CPU module <sup>*1</sup>                                     | Maximum                                                      |
| CPU No.1            | High<br>Performance<br>model QCPU,<br>Process CPU,<br>Universal<br>model QCPU | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T) <sup>*2</sup> | Q172DCPU(-S1),<br>Q173DCPU(-S1),<br>Q172DSCPU,<br>Q173DSCPU | Q06CCPU-V,<br>Q06CCPU-V-B,<br>Q12DCCPU-V,<br>Q24DHCCPU-V,<br>Q24DHCCPU-VG,<br>Q24DHCCPU-LS,<br>Q26DHCCPU-LS | PPC-CPU686(MS)-64,<br>PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512 | number of<br>mountable<br>modules<br>(including<br>CPU No.1) |
| Basic model<br>QCPU | Cannot be used together.                                                      | 0 to 1                                                                        | Cannot be used together.                                    | 0 to 1                                                                                                      | 0 to 1                                                          | 3                                                            |

\*1 A C Controller module and a PC CPU module cannot be mounted on the same main base unit.

\*2 A C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS) and a Motion CPU (Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), or Q173HCPU(-T)) cannot be mounted on the same main base unit.

### (2) Mounting positions

The following shows the possible combinations of mounting positions of CPU modules in a multiple CPU system.



#### (a) Basic model QCPU

Only one Basic model QCPU can be mounted in the CPU slot (the slot on the right of the power supply module) of the main base unit.

### (b) Motion CPU

Only one Motion CPU can be mounted in slot 0 on the right of the Basic model QCPU. It cannot be mounted in a slot other than slot 0.

### (c) C Controller module or PC CPU module

Either a C Controller module or PC CPU module can be mounted on the extreme right of the other CPU module(s). No CPU module can be mounted on the right of the C Controller module or PC CPU module.



### (d) Empty slot setting

Empty slots can be reserved for future addition of CPU modules. Set the number of CPU modules including empty slots in "No. of PLC" of PLC parameter ("Multiple CPU Setting"). Then, set "PLC (Empty)" to the type of a target slot in PLC parameter ("I/O Assignment").

Ex. Adding a Motion CPU in slot 0 in the future



Ex. Adding a PC CPU module in slot 1 in the future





Ex. Setting "PLC (Empty)" between CPU modules



Added Motion CPU

Point P

- When a Basic model QCPU is used, "PLC (Empty)" can be set between CPU modules. This is useful when adding a Motion CPU to the system where a Basic model QCPU and a C Controller module or PC CPU module are used. No program modification is required because the CPU number of the C Controller module or PC CPU module does not need to be changed even after the new module is added.
- For a CPU module that occupies two slots or more, secure as many empty slots as needed for the module.

### **3.1.3** Available I/O modules and intelligent function modules

This section describes I/O modules and intelligent function modules that can be used.

### (1) I/O modules and interrupt module

I/O modules (QXI and QYI) and interrupt module (QI60) can be used. Any CPU module can be set as a control CPU.

### (2) Intelligent function modules

Intelligent function modules with function version B or later can be used. Any CPU module can be set as a control CPU.

Write parameters of each intelligent function module to the CPU module to be controlled.

The following modules can be used even if their function version is not B or later.

| Module that can be used even if its function version is not B or later | Description                                                                                 |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| High-speed counter module (QD62, QD62D, QD62E)                         | Modules with function version A can be used.<br>Any CPU module can be set as a control CPU. |

Intelligent function modules with function version A (except high-speed counter modules (QD62, QD62D, and QD62E)) can be used in the multiple CPU system only when CPU No.1 is set as a control CPU.

- External devices can access only the control CPU (CPU No.1) via a serial communication module.
- External devices cannot access CPU modules other than the control CPU (CPU No.1) via a MELSECNET/H
  module or serial communication module.
- If any of CPU No.2 to No.4 is set as a control CPU, "SP.UNIT VER.ERR" (error code: 2150) will occur and the multiple CPU system will not start up.

### (3) Number of mountable modules

Refer to Page 70, Section 3.5.

### (4) Access ranges of controlled and non-controlled modules

Each CPU module can access non-controlled modules by setting "I/O Sharing When Using Multiple CPUs" in PLC parameter ("Multiple CPU Setting"). (

Point P

If all of the following conditions are met, use a MELSECNET/H module with a serial number (first five digits) of "10042" or later.

- A multiple CPU system containing a Built-in Ethernet port QCPU is configured.
- A programming tool or GOT is connected to an Ethernet port of the Built-in Ethernet port QCPU.
- A programming tool or GOT accesses another station via a MELSECNET/H module controlled by a CPU module other than the control CPU.
- The access target on another station is an A/QnA series CPU module.

# **3.2** System Using High Performance Model QCPU or Process CPU as CPU No.1

This section describes the system configuration using a High Performance model QCPU or Process CPU as CPU No.1.

# **3.2.1** Available CPU modules, base units, power supply modules, and extension cables

Available CPU modules and the number of mountable modules differ depending on the main base unit used.

### (1) When a main base unit (Q3 $\square$ B) is used

## (a) Available modules, the number of extension bases units, and the number of mountable modules

| ltem                                   |                             | Description                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|----------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of CPU<br>modules               |                             | 4 CPU modules                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                        | High Performance model QCPU | High Performance model QCPU Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                        | Process CPU                 | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                            | No function version restriction                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Applicable CPU<br>module <sup>*1</sup> | Universal model QCPU        | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                        | Motion CPU*2                | Q172CPUN(-T), Q173CPUN(-T),<br>Q172HCPU(-T), Q173HCPU(-T)                                                                                                                                         | Manual for the Motion CPU used                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                                        | C Controller module         | Q06CCPU-V, Q06CCPU-V-B                                                                                                                                                                            | <ul> <li>Serial number (first five digits) of "10012"<br/>or later when used with the<br/>Q03UDECPU, Q04UDEHCPU,<br/>Q06UDEHCPU, Q13UD(E)HCPU, or<br/>Q26UD(E)HCPU</li> <li>Serial number (first five digits) of "10102"<br/>or later when used with the<br/>Q10UD(E)HCPU, Q20UD(E)HCPU,<br/>Q50UDEHCPU, or Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul> |  |  |  |  |
|                                        |                             | Q12DCCPU-V                                                                                                                                                                                        | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                        |                             | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or<br>later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                                        |                             | Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                          | No function version restriction                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Applicable CPU<br>module <sup>*1</sup> | PC CPU module               | PPC-CPU686(MS)-64,<br>PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512                                                                                                                                   | Manual for the PC CPU module<br>used<br>Cannot be used with the QnUDVCPU.                                                                                                                                                                                                                                                                                                     |  |  |  |  |

3.2 System Using High Performance Model QCPU or Process CPU as CPU No.1
 3.2.1 Available CPU modules, base units, power supply modules, and extension cables

| Item                                    | Description                                                        |                                                                                                               |  |  |
|-----------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| Maximum number of extension base units  |                                                                    | 7 extension base units                                                                                        |  |  |
| Maximum number of mountable I/O modules |                                                                    | 65 - (Number of CPU modules)                                                                                  |  |  |
| Applicable main base<br>unit            |                                                                    | Q33B, Q35B, Q38B, Q312B                                                                                       |  |  |
|                                         | Type requiring no power supply module (Q series)                   | Q52B, Q55B                                                                                                    |  |  |
| Applicable extension base unit          | Type requiring power supply module (Q series)                      | Q63B, Q65B, Q68B, Q612B                                                                                       |  |  |
|                                         | Type requiring no power supply module (AnS series) <sup>*3*4</sup> | QA1S51B, QA1S6ADP+A1S5□B <sup>*6</sup>                                                                        |  |  |
|                                         | Type requiring power supply module (AnS series) <sup>*3*5</sup>    | QA1S65B, QA1S68B, QA1S6ADP+A1S6⊟B <sup>*6</sup>                                                               |  |  |
|                                         | Type requiring no power supply module (A series) <sup>*3</sup>     | QA6ADP+A5□B                                                                                                   |  |  |
|                                         | Type requiring power supply module (A series) <sup>*3</sup>        | QA65B, QA68B, QA6ADP+A6□B                                                                                     |  |  |
| Applicable extension cable              | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                          |                                                                                                               |  |  |
|                                         | Power supply module (Q series)                                     | Q61P-A1, Q61P-A2, Q61P, Q61P-D, Q62P, Q63P, Q64P, Q64PN                                                       |  |  |
| Applicable power supply module          | Power supply module (AnS series) <sup>*3</sup>                     | A1S61PN, A1S62PN, A1S63P                                                                                      |  |  |
|                                         | Power supply module (A series) <sup>*3</sup>                       | A61P, A61PN, A62P, A63P, A61PEU, A62PEU                                                                       |  |  |
| *1 Fo                                   |                                                                    | A61P, A61PN, A62P, A63P, A61PEU, A62PEU<br>ned and their mounting positions, refer to Page 49, Section 3.2.2. |  |  |

\*2 When using a Motion CPU, install operating system software on the CPU module. For models and versions of the operating system, refer to the manual for the Motion CPU used.

\*3 These units cannot be used in a multiple CPU system including a Process CPU. (FF Page 190, Appendix 3)

\*4 Since the QA1S51B does not have an extension cable connector (OUT), it cannot be used with the QA6DB or QA6ADP+A5DB/A6DB.

\*5 When the QA1S6 B is used as an extension base unit, the QA6ADP+A5 B/A6 cannot be connected.

\*6 When the QA1S6ADP+A1S5□B/A1S6□B is used, the maximum number of extension base units is 1, and the maximum number of I/O modules that can be mounted is 20 minus the number of CPU modules. When the QA1S6ADP-S1+A1S5□B/A1S6□B is used, the maximum number of extension base units is 3, and the maximum number of I/O modules that can be mounted is 36 minus the number of CPU modules.

#### (b) Precautions

- Extension base units, QA1S5□B, QA1S6□B, QA1S6ADP+A1S5□B/A1S6□B, QA6□B, and QA6ADP+A5□B/A6□B, can be connected when a High Performance model QCPU is set as the control CPU of AnS/A series modules. ( Page 190, Appendix 3)
- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 43, Section 3.2.1 (1) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 43, Section 3.2.1 (1) (a).

### (2) When a redundant power main base unit (Q3 IRB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| ltem                                    | Description                                                                                        |                                                                                                                                                                                                   |                                                                                   |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|
| Number of CPU<br>modules                | 4 CPU modules                                                                                      |                                                                                                                                                                                                   |                                                                                   |  |  |  |
|                                         | High Performance model QCPU                                                                        | Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                                              | Function version B                                                                |  |  |  |
| Applicable CPU<br>module <sup>*1</sup>  | Process CPU                                                                                        | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                            | No function version restriction                                                   |  |  |  |
|                                         | Universal model QCPU                                                                               | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                                                   |  |  |  |
|                                         |                                                                                                    | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU |  |  |  |
|                                         | C Controller module                                                                                | Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                          | No function version restriction                                                   |  |  |  |
| Maximum number of extension base units  |                                                                                                    | 7 extension base units                                                                                                                                                                            |                                                                                   |  |  |  |
| Maximum number of mountable I/O modules |                                                                                                    | 65 - (Number of CPU modules)                                                                                                                                                                      |                                                                                   |  |  |  |
| Applicable main base unit               |                                                                                                    | Q38RB                                                                                                                                                                                             |                                                                                   |  |  |  |
| Applicable extension base unit          | Type requiring no power supply module (Q series)                                                   | Q52B, Q55B                                                                                                                                                                                        |                                                                                   |  |  |  |
| base unit                               | Redundant power extension base unit                                                                | Q68RB                                                                                                                                                                                             |                                                                                   |  |  |  |
| Applicable extension cable              | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                                                          |                                                                                                                                                                                                   |                                                                                   |  |  |  |
| Applicable power supply module          | Q63RP, Q64RP<br>(The Q63RP and Q64RP can be mounted on the same redundant power supply base unit.) |                                                                                                                                                                                                   |                                                                                   |  |  |  |

\*1 For the CPU modules that can be combined and their mounting positions, refer to Page 49, Section 3.2.2.

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 45, Section 3.2.1 (2) (a).

### (3) When a slim type main base unit (Q3□SB) is used

#### Item Description Number of CPU 3 CPU modules modules Q02(H)CPU, Q06HCPU, Q12HCPU, Function version B High Performance model QCPU Q25HCPU Q03UD(E)CPU, Q03UDVCPU, Q04UD(E)HCPU, Q04UDVCPU, Q06UD(E)HCPU, Q06UDVCPU, Universal model QCPU Q10UD(E)HCPU, Q13UD(E)HCPU, No function version restriction Q13UDVCPU, Q20UD(E)HCPU, Q26UD(E)HCPU, Q26UDVCPU, Q50UDEHCPU, Q100UDEHCPU Serial number (first five digits) of "10012" Applicable CPU or later when used with the module\*1 Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU, Q13UD(E)HCPU, or Q26UD(E)HCPU Q06CCPU-V. Q06CCPU-V-B Serial number (first five digits) of "10102" C Controller module or later when used with the Q10UD(E)HCPU, Q20UD(E)HCPU, Q50UDEHCPU, or Q100UDEHCPU · Cannot be used with the QnUDVCPU. Serial number (first five digits) of "14122" or Q12DCCPU-V later when used with the QnUDVCPU Maximum number of Extension not allowed extension base units Q32SB 3 - (Number of CPU modules) Maximum number of Q33SB 4 - (Number of CPU modules) mountable I/O modules Q35SB 6 - (Number of CPU modules) Applicable main base Q32SB, Q33SB, Q35SB unit Applicable power supply Q61SP module

## (a) Available modules, the number of extension base units, and the number of mountable modules

\*1 For the CPU modules that can be combined and their mounting positions, refer to Page 49, Section 3.2.2.

### (b) Precautions

- Slim type main base units do not have an extension cable connector. Therefore, no extension base unit or GOT can be bus-connected.
- Four CPU modules cannot be mounted because the power consumption of the CPU modules exceeds the rated output current of the power supply module (Q61SP).

If a C Controller module is used, three CPU modules cannot be mounted.

• "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").

### (4) When a multiple CPU high speed main base unit (Q3 DB) is used

| ltem                                      | Description                                             |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Number of CPU<br>modules                  | 4 CPU modules                                           |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                           | High Performance model QCPU                             | Q02(H)CPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                                                                                                                           | <ul> <li>Function version B</li> <li>Function version B with a serial number<br/>(first five digits) of "03051" or later when a<br/>module is used as CPU No.1 and used<br/>with a PC CPU module</li> </ul>                                                                                                                                                               |  |  |  |
|                                           | Process CPU                                             | Q02PHCPU, Q06PHCPU,<br>Q12PHCPU, Q25PHCPU                                                                                                                                                         | No function version restriction                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Applicable CPU<br>module <sup>*1</sup>    | Universal model QCPU                                    | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                           | C Controller module                                     | Q06CCPU-V, Q06CCPU-V-B                                                                                                                                                                            | <ul> <li>Serial number (first five digits) of "10012"<br/>or later when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Serial number (first five digits) of "10102"<br/>or later when used with the<br/>Q10UD(E)HCPU, Q20UD(E)HCPU,<br/>Q50UDEHCPU, or Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul> |  |  |  |
|                                           |                                                         | Q12DCCPU-V                                                                                                                                                                                        | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                         |  |  |  |
|                                           |                                                         | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                         |  |  |  |
|                                           |                                                         | Q24DHCCPU-VG,<br>Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                       | No function version restriction                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                           | PC CPU module                                           | PPC-CPU686(MS)-64,<br>PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512                                                                                                                                   | Manual for the PC CPU module used Cannot be used with the QnUDVCPU.                                                                                                                                                                                                                                                                                                       |  |  |  |
| Maximum number of<br>extension base units |                                                         | 7 extension base units                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Maximum number of nountable I/O modules   |                                                         | 65 - (Number of CPU modules)                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Applicable main base<br>unit              |                                                         | Q35DB, Q38DB, Q312DB                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Applicable extension                      | Type requiring no power supply module (Q series)        | Q52B, Q55B                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| oase unit                                 | Type requiring power supply module (Q series)           | Q63B, Q65B, Q68B, Q612B                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Applicable extension cable                | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B               |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Applicable power supply module            | Q61P-A1, Q61P-A2, Q61P, Q61P-D, Q62P, Q63P, Q64P, Q64PN |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |

### (a) Available modules, the number of extension base units, and the number of mountable modules

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 47, Section 3.2.1 (4) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 47, Section 3.2.1 (4) (a).

### **3.2.2** CPU module combinations and mounting positions

This section describes the combinations and mounting positions of CPU modules when a High Performance model QCPU or Process CPU is used as CPU No.1.

Note that the CPU modules that can be mounted differ depending on the main base unit used. (FPP Page 43, Section 3.2.1)

### (1) Combinations

|                                   | Number of CPUs that can be mounted as CPU No.2 or others                                            |                                                                                 |                                                             |                                          |                                                                                |                                                          |                            |                                                                         |
|-----------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------|-------------------------------------------------------------------------|
|                                   |                                                                                                     | Motion                                                                          | CPU                                                         | PU C Controller module <sup>*3*4*6</sup> |                                                                                | PC CPU module <sup>*3*5*7</sup>                          |                            |                                                                         |
| CPU No.1                          | High<br>Performance<br>model QCPU,<br>Process CPU,<br>Universal model<br>QCPU <sup>*1*2*5*6*7</sup> | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T) <sup>*2*4</sup> | Q172DCPU(-S1),<br>Q173DCPU(-S1),<br>Q172DSCPU,<br>Q173DSCPU | Q06CCPU-V,<br>Q06CCPU-V-B,<br>Q12DCCPU-V | Q24DHC<br>CPU-V,<br>Q24DHC<br>CPU-VG,<br>Q24DHC<br>CPU-LS,<br>Q26DHC<br>CPU-LS | PPC-<br>CPU686<br>(MS)-64,<br>PPC-<br>CPU686<br>(MS)-128 | PPC-<br>CPU852<br>(MS)-512 | Maximum<br>number of<br>mountable<br>modules<br>(including CPU<br>No.1) |
| High<br>Performance<br>model QCPU | 0 to 3                                                                                              | 0 to 3                                                                          | Cannot be used together.                                    | 0 to 3                                   | 0 to 1                                                                         | 0 tc                                                     | 1                          | 4                                                                       |
| Process CPU                       | 0 to 3                                                                                              | 0 to 3                                                                          | Cannot be used together.                                    | 0 to 3                                   | 0 to 1                                                                         | 0 tc                                                     | 1                          | 4                                                                       |

\*1 The Q00UCPU, Q01UCPU, and Q02UCPU can be used only as CPU No.1.

\*2 A Universal model CPU (except the Q00UCPU, Q01UCPU, and Q02UCPU) and a Motion CPU (Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), or Q173HCPU(-T)) cannot be mounted on the same main base unit.

\*3 A C Controller module and a PC CPU module cannot be mounted on the same main base unit.

\*4 A C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS) and a Motion CPU (Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), or Q173HCPU(-T)) cannot be mounted on the same main base unit.

\*5 A Universal model QCPU and a PC CPU module (PPC-CPU686(MS)-64 or PPC-CPU686(MS)-128) cannot be used together. When a Universal model QCPU is used, use the PPC-CPU852(MS)-512.

\*6 A QnUDVCPU and a C Controller module (Q06CCPU-V or Q06CCPU-V-B) cannot be mounted on the same main base unit.

\*7 A QnUDVCPU and a PC CPU module cannot be mounted on the same main base unit.

### (2) Mounting positions

The following shows the possible combinations of mounting positions of CPU modules in a multiple CPU system.



\*1 The QCPU used as CPU No.1 indicates a High Performance model QCPU or Process CPU. The QCPU used as CPU No.2 or later indicates a High Performance model QCPU, Process CPU, or Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU).

### (a) High Performance model QCPU or Process CPU

Up to four High Performance model QCPUs and/or Process CPUs can be mounted in the CPU slot (the slot on the right of the power supply module) to slot 2 of the main base unit.

### (b) Universal model QCPU

Up to three Universal model QCPUs can be mounted in slot 0 to slot 2 of the main base unit.

### (c) Motion CPU

Up to three Motion CPUs can be mounted in the slot on the right of the High Performance model QCPU or Process CPU to slot 2 of the main base unit. Only a Motion CPU, C Controller module, or PC CPU module can be mounted on the right of the Motion CPU.





### (d) C Controller module

Up to three C Controller modules can be mounted in slot 0 to slot 2 of the main base unit. For a C Controller module which occupies three slots, only one module can be mounted.

Note that only a C Controller module can be mounted on the right of the C Controller module.

### (e) PC CPU module

Only one PC CPU module can be mounted on the rightmost slot available for CPU modules. No CPU module can be mounted on the right of the PC CPU module.



### (f) Empty slot setting

Empty slots can be reserved for future addition of CPU modules. Set the number of CPU modules including empty slots in "No. of PLC" of PLC parameter ("Multiple CPU Setting"). Then, set "PLC (Empty)" to the type of a target slot from the right in PLC parameter ("I/O Assignment").

**Ex.** Setting the number of CPU modules to "4" in PLC parameter and mounting two High Performance model QCPUs and one Motion CPU

Mount the High Performance model QCPUs in the CPU slot and slot 0, and the Motion CPU in slot 1, and set "PLC (Empty)" to slot 2.



### Point P

When a High Performance model QCPU or Process CPU is used, "PLC (Empty)" cannot be set between CPU modules. To add a CPU module to the system where a C Controller module or PC CPU module is used, move the C Controller module or PC CPU module to the right to allow addition of a CPU module.



### **3.2.3** Available I/O modules and intelligent function modules

This section describes the I/O modules and intelligent function modules that can be used.

### (1) I/O modules, interrupt modules, and intelligent function modules

Refer to the system configuration using a Basic model QCPU as CPU No.1. (FP Page 42, Section 3.1.3 (1), Page 42, Section 3.1.3 (2))

### (2) Modules replaceable online

### (a) I/O modules and intelligent function modules that can be replaced

Modules can be replaced online in a multiple CPU system including a Process CPU. Modules controlled by the Process CPU are targeted.

The following table lists modules that can be replaced online.

|                      | Module can be replaced          | Restrictions                    |
|----------------------|---------------------------------|---------------------------------|
| Input module         |                                 |                                 |
| Output module        |                                 | No function version restriction |
| I/O combined module  |                                 |                                 |
|                      | Analog-digital converter module |                                 |
|                      | Digital-analog converter module |                                 |
|                      | Temperature input module        |                                 |
| Intelligent function | Temperature control module      | Function version C              |
| module               | Pulse input module              |                                 |
|                      | Load cell input module          |                                 |
|                      | CT input module                 |                                 |
|                      | Loop control module             |                                 |

#### (b) Applicable CPU modules

To replace a module controlled by the Process CPU online, configure a multiple CPU system with the CPU modules listed below.

| CPU module                                                                                                  | Model                                                                                                                                                                                       | Restrictions                                             |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| High Performance<br>model QCPU                                                                              | Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                                        | Serial number (first five digits) of<br>"04012" or later |
| Process CPU                                                                                                 | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                      |                                                          |
| Universal model QCPU                                                                                        | Q03UD(E)CPU, Q03UDVCPU, Q04UD(E)HCPU,<br>Q04UDVCPU, Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU, Q13UDVCPU,<br>Q20UD(E)HCPU, Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                          |
| Motion CPU                                                                                                  | Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T),<br>Q173HCPU(-T)                                                                                                                                   | Version A or later                                       |
| C Controller module Q06CCPU-V, Q06CCPU-V-B, Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-L Q26DHCCPU-LS |                                                                                                                                                                                             | Manual for the CPU module                                |
| PC CPU module                                                                                               | PPC-CPU686(MS)-64, PPC-CPU686(MS)-128,<br>PPC-CPU852(MS)-512                                                                                                                                | t used                                                   |

3.2 System Using High Performance Model QCPU or Process CPU as CPU No.1
 3.2.3 Available I/O modules and intelligent function modules

### (3) Number of mountable modules

Refer to Page 70, Section 3.5.

### (4) Access ranges of controlled and non-controlled modules.

Refer to the system configuration using a Basic model QCPU as CPU No.1. ([] Page 42, Section 3.1.3 (4))

### **3.3** System Using Universal Model QCPU as CPU No.1

This section describes the system configuration using a Universal model QCPU as CPU No.1.

# **3.3.1** Available CPU modules, base units, power supply modules, and extension cables

Available CPU modules and the number of mountable modules differ depending on the main base unit used.

### (1) When a multiple CPU high-speed main base unit (Q3 DB) is used

(a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                   | Description                 |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|----------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number of CPU modules                  |                             | 4 CPU modules                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                        |                             | Q00UCPU, Q01UCPU, Q02UCPU                                                                                                                                                                         | The modules can be used as CPU No.1.*2                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                        | Universal model QCPU        | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | <ul> <li>No function version restriction</li> <li>Serial number (first five digits) of "09072"<br/>or later when used with a PC CPU module</li> </ul>                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                        | High Performance model QCPU | Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                                              | Function version B                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                                        | Process CPU                 | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                            | No function version restriction                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                        | Motion CPU <sup>*6</sup>    | Q172DCPU(-S1), Q173DCPU(-S1),<br>Q172DSCPU, Q173DSCPU                                                                                                                                             | Manual for the Motion CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Applicable CPU<br>module <sup>*1</sup> | C Controller module         | Q06CCPU-V, Q06CCPU-V-B                                                                                                                                                                            | <ul> <li>Serial number (first five digits) of "10102"<br/>or later when used with the Q00UCPU,<br/>Q01UCPU, or Q02UCPU</li> <li>Serial number (first five digits) of "10012"<br/>or later when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Serial number (first five digits) of "10102"<br/>or later when used with the<br/>Q10UD(E)HCPU, Q20UD(E)HCPU,<br/>Q50UDEHCPU, or Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul> |  |  |
|                                        |                             | Q12DCCPU-V                                                                                                                                                                                        | Serial number (first five digits) of "14122" or<br>later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                        |                             | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or<br>later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                        |                             | Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                          | No function version restriction                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

| Item                                          |                                                                                                                                                               | Description                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Applicable CPU<br>module <sup>*1</sup>        | PC CPU module                                                                                                                                                 | PPC-CPU852(MS)-512                     | <ul> <li>Driver S/W (PPC-DRV-02) version 1.03 or<br/>later when used with the Q00UCPU or<br/>Q01UCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.01 or<br/>later when used with the Q02UCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.01 or<br/>later when used with the Q03UDCPU,<br/>Q04UDHCPU, or Q06UDHCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.02 or<br/>later when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.03 or<br/>later when used with the Q10UDEHCPU,<br/>Q20UDEHCPU, Q50UDEHCPU, or<br/>Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul> |  |  |  |
| Maximum number<br>of extension base<br>units  | 7 extension base units,<br>when the Q00UCPU, Q01UCPU, or Q02UCPU is used: 4 extension base units                                                              |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Maximum number<br>of mountable I/O<br>modules | 65 - (Number of CPU modules),<br>when the Q00UCPU or Q01UCPU is used: 25 - (Number of CPU modules),<br>when the Q02UCPU is used: 37 - (Number of CPU modules) |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Applicable main base unit                     |                                                                                                                                                               | Q35DB, Q38DB, Q312DB                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                               | Type requiring no power supply module (Q series)                                                                                                              | Q52B, Q55B                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                               | Type requiring power supply module (Q series)                                                                                                                 | Q63B, Q65B, Q68B, Q612B                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Applicable                                    | Type requiring no power supply module (AnS series) <sup>*3*5</sup>                                                                                            | QA1S51B, QA1S6ADP+A1S5□B <sup>*7</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| extension base<br>unit                        | Type requiring power supply module (AnS series)*3*4                                                                                                           | QA1S65B, QA1S68B, QA1S6ADP+A1S6        | 6□В <sup>*7</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                                               | Type requiring no power supply module (A series) <sup>*3</sup>                                                                                                | QA6ADP+A5⊡B                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                               | Type requiring power supply module (A series) <sup>*3</sup>                                                                                                   | L QA65B QA68B QA6ADP+A6DB              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Applicable extension cable                    | QC05                                                                                                                                                          | B, QC06B, QC12B, QC30B, QC50B, QC1     | 00B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                               | Power supply module (Q series)                                                                                                                                | Q61P-A1, Q61P-A2, Q61P, Q62P, Q63P,    | , Q64P, Q64PN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Applicable power<br>supply module             | Power supply module (AnS series) <sup>*3</sup>                                                                                                                | A1S61PN, A1S62PN, A1S63P               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                               | Power supply module (A series) <sup>*3</sup>                                                                                                                  | A61P, A61PN, A62P, A63P, A61PEU, A6    | 2PEU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

- \*1 For the CPU modules that can be combined and their mounting positions, refer to Page 62, Section 3.3.2.
- \*2 When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, one more CPU module (CPU No.2) can be mounted. The following CPU modules can be mounted as CPU No.2.

| CPU module          | Model                                                                                     |
|---------------------|-------------------------------------------------------------------------------------------|
| C Controller module | Q06CCPU-V, Q06CCPU-V-B, Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS |
| PC CPU module       | PPC-CPU852(MS)-512                                                                        |

- \*3 These modules and units can be used when a Universal model QCPU with a serial number (first five digits) of "13102" or later is set as the control CPU of AnS/A series modules. These modules and units cannot be used in a multiple CPU system containing a Process CPU (
- \*4 When the QA1S6DB is used as an extension base unit, the QA6ADP+A5DB/A6DB cannot be connected.
- \*5 Since the QA1S51B does not have an extension cable connector (OUT), it cannot be used with the QA6DB or QA6ADP+A5DB/A6DB.
- \*6 When using a Motion CPU, install operating system software on the CPU module. For models and versions of the operating system, refer to the manual for the Motion CPU used.
- \*7 When the QA1S6ADP+A1S5□B/A1S6□B is used, the maximum number of extension base units is 1, and the maximum number of I/O modules that can be mounted is 20 minus the number of CPU modules. When the QA1S6ADP-S1+A1S5□B/A1S6□B is used, the maximum number of extension base units is 3, and the maximum number of I/O modules that can be mounted is 36 minus the number of CPU modules.

#### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 55, Section 3.3.1 (1) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 55, Section 3.3.1 (1) (a).

### (2) When a main base unit (Q3 $\square$ B) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                         | Description                                                                                      |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number of CPU<br>modules                     |                                                                                                  | 4 CPU modules                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                              |                                                                                                  | Q00UCPU, Q01UCPU, Q02UCPU                                                                                                                                                                         | The modules can be used as CPU No.1.*2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                              | Universal model QCPU                                                                             | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | <ul> <li>No function version restriction</li> <li>Serial number (first five digits) of "09072" or later when used with a PC CPU module</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                              | High Performance model QCPU                                                                      | Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                                              | Function version B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                                              | Process CPU                                                                                      | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                            | No function version restriction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                              | Motion CPU                                                                                       | Q172CPUN(-T), Q173CPUN(-T),<br>Q172HCPU(-T), Q173HCPU(-T)                                                                                                                                         | Manual for the Motion CPU<br>Can be used with the Q00UCPU, Q01UCPU, or<br>Q02UCPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Applicable CPU<br>module <sup>*1</sup>       | C Controller module                                                                              | Q06CCPU-V, Q06CCPU-V-B                                                                                                                                                                            | <ul> <li>Serial number (first five digits) of "10102" or late<br/>when used with the Q00UCPU, Q01UCPU, or<br/>Q02UCPU</li> <li>Serial number (first five digits) of "10012" or late<br/>when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Serial number (first five digits) of "10102" or late<br/>when used with the Q10UD(E)HCPU,<br/>Q20UD(E)HCPU, Q50UDEHCPU, or<br/>Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul>                                                                                                                                                                    |  |  |
|                                              |                                                                                                  | Q12DCCPU-V                                                                                                                                                                                        | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                              |                                                                                                  | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                              |                                                                                                  | Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                          | No function version restriction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                              | PC CPU module                                                                                    | PPC-CPU852(MS)-512                                                                                                                                                                                | <ul> <li>Driver S/W (PPC-DRV-02) version 1.03 or later<br/>when used with the Q00UCPU or Q01UCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.01 or later<br/>when used with the Q02UCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.01 or later<br/>when used with the Q03UDCPU, Q04UDHCPU,<br/>or Q06UDHCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.02 or later<br/>when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Driver S/W (PPC-DRV-02) version 1.03 or later<br/>when used with the Q10UDEHCPU,<br/>Q20UDEHCPU, Q50UDEHCPU, or<br/>Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> </ul> |  |  |
| Maximum number<br>of extension base<br>units | 7 extension base units,<br>when the Q00UCPU, Q01UCPU, or Q02UCPU is used: 4 extension base units |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

| Item                                          | Description                                                                                                                                                   |                                                 |  |  |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|
| Maximum number<br>of mountable I/O<br>modules | 65 - (Number of CPU modules),<br>when the Q00UCPU or Q01UCPU is used: 25 - (Number of CPU modules),<br>when the Q02UCPU is used: 37 - (Number of CPU modules) |                                                 |  |  |  |
| Applicable main base unit                     | Q33B, Q35B, Q38B, Q312B                                                                                                                                       |                                                 |  |  |  |
|                                               | Type requiring no power supply module (Q series)                                                                                                              | Q52B, Q55B                                      |  |  |  |
|                                               | Type requiring power supply module (Q series)                                                                                                                 | Q63B, Q65B, Q68B, Q612B                         |  |  |  |
| Applicable                                    | Type requiring no power supply module (AnS series) <sup>*3*5</sup>                                                                                            | QA1S51B, QA1S6ADP+A1S5⊡B <sup>*6</sup>          |  |  |  |
| extension base<br>unit                        | Type requiring power supply module (AnS series) <sup>*3*4</sup>                                                                                               | QA1S65B, QA1S68B, QA1S6ADP+A1S6□B <sup>*6</sup> |  |  |  |
|                                               | Type requiring no power supply module (A series) <sup>*3</sup>                                                                                                | QA6ADP+A5□B                                     |  |  |  |
|                                               | Type requiring power supply module (A series) <sup>*3</sup>                                                                                                   | QA65B, QA68B, QA6ADP+A6□B                       |  |  |  |
| Applicable extension cable                    | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                                                                                                                     |                                                 |  |  |  |
|                                               | Power supply module (Q series)                                                                                                                                | Q61P-A1, Q61P-A2, Q61P, Q62P, Q63P, Q64P, Q64PN |  |  |  |
| Applicable power supply module                | Power supply module (AnS series) <sup>*3</sup>                                                                                                                | A1S61PN, A1S62PN, A1S63P                        |  |  |  |
| Supply module                                 | Power supply module (A series) <sup>*3</sup>                                                                                                                  | A61P, A61PN, A62P, A63P, A61PEU, A62PEU         |  |  |  |

### \*1 For the CPU modules that can be combined and their mounting positions, refer to Page 62, Section 3.3.2.

\*2 When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, two more CPU modules (CPU No.2 and No.3) can be mounted. The following CPU modules can be mounted as CPU No.2 and No.3.

| CPU module          | Model                                                                                     |
|---------------------|-------------------------------------------------------------------------------------------|
| Motion CPU          | Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), Q173HCPU(-T)                                    |
| C Controller module | Q06CCPU-V, Q06CCPU-V-B, Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS |
| PC CPU module       | PPC-CPU852(MS)-512                                                                        |

- \*3 These modules and units can be used when a Universal model QCPU with a serial number (first five digits) of "13102" or later is set as the control CPU of AnS/A series modules. These modules and units cannot be used in a multiple CPU system containing a Process CPU (
- \*4 When the QA1S6 B is used as an extension base unit, the QA6ADP+A5 B/A6 B cannot be connected.
- \*5 Since the QA1S51B does not have an extension cable connector (OUT), it cannot be used with the QA6□B or QA6ADP+A5□B/A6□B.
- \*6 When the QA1S6ADP+A1S5□B/A1S6□B is used, the maximum number of extension base units is 1, and the maximum number of I/O modules that can be mounted is 20 minus the number of CPU modules. When the QA1S6ADP-S1+A1S5□B/A1S6□B is used, the maximum number of extension base units is 3, and the maximum number of I/O modules that can be mounted is 36 minus the number of CPU modules.

#### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 58, Section 3.3.1 (2) (a).
- A PC CPU module occupies two slots. When this module is used, the maximum number of mountable I/O modules will be one smaller than the number defined in the table on Page 58, Section 3.3.1 (2) (a).

### (3) When a redundant power main base unit (Q3 IRB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                          | Description                                                                                                                                               |                                                                                                                                                                                                   |                                                                                   |  |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|
| Number of CPU modules                         |                                                                                                                                                           | 4 CPU modules                                                                                                                                                                                     |                                                                                   |  |  |
|                                               |                                                                                                                                                           | Q00UCPU, Q01UCPU, Q02UCPU                                                                                                                                                                         | The modules can be used as CPU No.1.*2                                            |  |  |
| Applicable CPU                                | Universal model QCPU                                                                                                                                      | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                                                   |  |  |
| module <sup>*1</sup>                          | High Performance model QCPU                                                                                                                               | Q02(H)CPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                                                                                                                           | Function version B                                                                |  |  |
|                                               | Process CPU                                                                                                                                               | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                                                            | No function version restriction                                                   |  |  |
|                                               | C Controller module                                                                                                                                       | Q24DHCCPU-V                                                                                                                                                                                       | Serial number (first five digits) of "14122" or later when used with the QnUDVCPU |  |  |
|                                               |                                                                                                                                                           | Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS                                                                                                                                                          | No function version restriction                                                   |  |  |
| Maximum number<br>of extension base<br>units  | 7 extension base units (                                                                                                                                  | e units (when the Q00UCPU, Q01UCPU, or Q02UCPU is used: 4 extension base units)                                                                                                                   |                                                                                   |  |  |
| Maximum number<br>of mountable I/O<br>modules | 65 - (Number of CPU modules)<br>when the Q00UCPU or Q01UCPU is used: 25 - (Number of CPU modules), when the Q02UCPU is used: 37 - (Number of CPU modules) |                                                                                                                                                                                                   |                                                                                   |  |  |
| Applicable main<br>base unit                  |                                                                                                                                                           | Q38RB                                                                                                                                                                                             |                                                                                   |  |  |
| Applicable extension base                     | Type requiring no power supply module (Q series)                                                                                                          | Q52B, Q55B                                                                                                                                                                                        |                                                                                   |  |  |
| unit                                          | Redundant power extension base unit Q68RB                                                                                                                 |                                                                                                                                                                                                   |                                                                                   |  |  |
| Applicable extension cable                    |                                                                                                                                                           | QC05B, QC06B, QC12B, QC30B, QC50B                                                                                                                                                                 | 8, QC100B                                                                         |  |  |
| Applicable power supply module                | Q63RP, Q64RP<br>(The Q63RP and Q64RP can be mounted on the same redundant power supply base unit.)                                                        |                                                                                                                                                                                                   |                                                                                   |  |  |
| *1                                            | For the CPU modules that can be o                                                                                                                         | combined and their mounting positions                                                                                                                                                             | s, refer to Page 62, Section 3.3.2.                                               |  |  |

\*2 When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, one more CPU module (CPU No.2) can be mounted. The following CPU modules can be mounted as CPU No.2.

| CPU module          | Model                                                 |
|---------------------|-------------------------------------------------------|
| C Controller module | Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS |

### (b) Precautions

- If I/O modules are mounted exceeding the maximum number, "SP.UNIT LAY ERR" (error code: 2124) occurs.
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
- When a C Controller module which occupies three slots is used, the maximum number of mountable I/O modules will be two smaller than the number defined in the table on Page 60, Section 3.3.1 (3) (a).

### (4) When a slim type main base unit (Q3□SB) is used

## (a) Available modules, the number of extension base units, and the number of mountable modules

| Item                                   | Description                                                                                            |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Number of CPU<br>modules               |                                                                                                        | 3 CPU modules                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                        |                                                                                                        | Q00UCPU, Q01UCPU, Q02UCPU                                                                                                                                                                         | The modules can be used as CPU No.1.*2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|                                        | Universal model QCPU                                                                                   | Q03UD(E)CPU, Q03UDVCPU,<br>Q04UD(E)HCPU, Q04UDVCPU,<br>Q06UD(E)HCPU, Q06UDVCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q13UDVCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q26UDVCPU,<br>Q50UDEHCPU, Q100UDEHCPU | No function version restriction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                        | High Performance model QCPU                                                                            | Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                                                              | Function version B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Applicable CPU<br>module <sup>*1</sup> | C Controller module                                                                                    | Q06CCPU-V, Q06CCPU-V-B<br>Q12DCCPU-V                                                                                                                                                              | <ul> <li>Serial number (first five digits) of "10102" or later<br/>when used with the Q00UCPU, Q01UCPU, or<br/>Q02UCPU</li> <li>Serial number (first five digits) of "10012" or later<br/>when used with the Q03UDECPU,<br/>Q04UDEHCPU, Q06UDEHCPU,<br/>Q13UD(E)HCPU, or Q26UD(E)HCPU</li> <li>Serial number (first five digits) of "10102" or later<br/>when used with the Q00UCPU, Q01UCPU,<br/>Q02UCPU, Q10UD(E)HCPU, Q20UD(E)HCPU,<br/>Q50UDEHCPU, or Q100UDEHCPU</li> <li>Cannot be used with the QnUDVCPU.</li> <li>Serial number (first five digits) of "14122" or later</li> </ul> |  |  |  |
| Maximum number                         |                                                                                                        |                                                                                                                                                                                                   | when used with the QnUDVCPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| of extension base<br>units             |                                                                                                        | Extension not allowed                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Maximum number                         | Q32SB                                                                                                  | 3 - (Number of CPU modules)                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| of mountable I/O                       | Q33SB                                                                                                  | 4 - (Number of CPU modules)                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| modules                                | Q35SB                                                                                                  | Q35SB 6 - (Number of CPU modules)                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Applicable<br>extension cable          | Q32SB, Q33SB, Q35SB                                                                                    |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Applicable power supply module         | Q61SP                                                                                                  |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| *1                                     | For the CPU modules that can be combined and their mounting positions, refer to Page 62. Section 3.3.2 |                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

For the CPU modules that can be combined and their mounting positions, refer to Page 62, Section 3.3.2.
 When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, one more CPU module (CPU No.2) can be as the combined of the comb

When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, one more CPU module (CPU No.2) can be mounted. The following CPU modules can be mounted as CPU No.2.

| CPU module          | Model                              |
|---------------------|------------------------------------|
| C Controller module | Q06CCPU-V, Q06CCPU-V-B, Q12DCCPU-V |

### (b) Precautions

- Slim type main base units do not have an extension cable connector. Therefore, no extension base unit or GOT can be bus-connected.
- Four CPU modules cannot be mounted because the power consumption of the CPU modules exceeds the rated output current of the power supply module (Q61SP).
- "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").

### **3.3.2** CPU module combinations and mounting positions

This section describes the combinations and mounting positions of CPU modules when a Universal model QCPU is used as CPU No.1.

Note that the CPU modules that can be mounted differ depending on the main base unit used. (FP Page 55, Section 3.3.1)

### (1) Combinations

|                                                 | Number of CPU modules that can be mounted as CPU No.2 or others                                 |                                                                               |                                                                           |                                          |                                                                                |                                                  |                            |                                                                         |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------|----------------------------|-------------------------------------------------------------------------|
|                                                 | Motio                                                                                           |                                                                               | on CPU                                                                    | C Controller module <sup>*1*5</sup>      |                                                                                | PC CPU module <sup>*1*6</sup>                    |                            |                                                                         |
| CPU No.1                                        | High<br>Performance<br>model QCPU,<br>Process CPU,<br>Universal model<br>QCPU <sup>*2*5*6</sup> | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T) <sup>*3</sup> | Q172DCPU(-S1),<br>Q173DCPU(-S1),<br>Q172DSCPU,<br>Q173DSCPU <sup>*4</sup> | Q06CCPU-V,<br>Q06CCPU-V-B,<br>Q12DCCPU-V | Q24DHC<br>CPU-V,<br>Q24DHC<br>CPU-VG,<br>Q24DHC<br>CPU-LS,<br>Q26DHC<br>CPU-LS | PPC-CPU686<br>(MS)-64,<br>PPC-CPU686<br>(MS)-128 | PPC-<br>CPU852<br>(MS)-512 | Maximum<br>number of<br>mountable<br>modules<br>(including<br>CPU No.1) |
| Q00UCPU,<br>Q01UCPU,<br>Q02UCPU                 | Cannot be used together.                                                                        | 0 to 1                                                                        | Cannot be used together.                                                  | 0 to 1                                   | 0 to 1                                                                         | Cannot be<br>used together.                      | 0 to 1                     | 3                                                                       |
| Universal model<br>QCPU other than<br>the above | 0 to 3                                                                                          | Cannot be used together.                                                      | 0 to 3                                                                    | 0 to 3                                   | 0 to 1                                                                         | Cannot be<br>used together.                      | 0 to 1                     | 4                                                                       |

\*1 A C Controller module and a PC CPU module cannot be mounted on the same main base unit.

\*2 The Q00UCPU, Q01UCPU, and Q02UCPU can be used only as CPU No.1.

\*3 The module and a C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS) cannot be mounted on the same main base unit.

\*4 When the Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU is used, only the following CPU modules can be mounted on the same main base unit.

• Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)

• C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, Q26DHCCPU-LS)

\*5 A QnUDVCPU and a C Controller module (Q06CCPU-V or Q06CCPU-V-B) cannot be mounted on the same main base unit.

\*6 A QnUDVCPU and a PC CPU module cannot be mounted on the same main base unit.

### (2) Mounting positions

The following shows the possible combinations of mounting positions of CPU modules in a multiple CPU system.

• When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1



\*1 The QCPU indicates the Q00UCPU, Q01UCPU, or Q02UCPU.

• When a CPU module other than the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1



- \*1 The QCPU used as CPU No.1 indicates a Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU). The QCPU used as CPU No.2 or later indicates a High Performance model QCPU, Process CPU, or Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU).
- \*2 The QCPU indicates a Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU).

### (a) Universal model QCPU

Only one Q00UCPU, Q01UCPU, or Q02UCPU can be mounted in the CPU slot (the slot on the right of the power supply module).

Up to four Universal model QCPUs other than the Q00UCPU, Q01UCPU, and Q02UCPU can be mounted in the CPU slot (the slot on the right of the power supply module) to slot 2 of the main base unit.

### (b) High Performance model QCPU or Process CPU

When the Q00UCPU, Q01UCPU, or Q02UCPU is used, no High Performance model QCPU or Process CPU can be mounted.

When a Universal model QCPU other than the Q00UCPU, Q01UCPU, and Q02UCPU is used, up to three High Performance QCPUs and/or Process CPUs can be mounted in slot 0 to slot 2 of the main base unit.

### (c) Motion CPU

When the Q00UCPU, Q01UCPU, or Q02UCPU is used, only one Motion CPU can be mounted in slot 0 of the main base unit.

When a Universal model QCPU other than the Q00UCPU, Q01UCPU, and Q02UCPU is used, up to three Motion CPUs can be mounted in slot 0 to slot 2.

Only a Universal model QCPU, Motion CPU, C Controller module, or PC CPU module can be mounted on the right of the Motion CPU.

### (d) C Controller module

When the Q00UCPU, Q01UCPU, or Q02UCPU is used, only one C Controller module can be mounted on the rightmost slot available for CPU modules.

When a Universal model QCPU other than the Q00UCPU, Q01UCPU, and Q02UCPU is used, up to three C Controller modules can be mounted on the right of the following CPU modules. For a C Controller module which occupies three slots, only one module can be mounted.

- High Performance model QCPU
- Process CPU
- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- C Controller module
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)

### (e) PC CPU module

Only one PC CPU module can be mounted on the rightmost slot available for CPU modules. No CPU module can be mounted on the right of the PC CPU module.



### (f) Empty slot setting

Empty slots can be reserved for future addition of CPU modules. Set the number of CPU modules including empty slots in "No. of PLC" of PLC parameter ("Multiple CPU Setting"). Then, set "PLC (Empty)" to the type of a target slot in PLC parameter ("I/O Assignment").





### Point P

When a Universal model QCPU is used, "PLC (Empty)" can be set between CPU modules. This is useful when adding a CPU module to the system in the future. No program modification is required because the CPU number set as an empty slot can be assigned to the added CPU module.

Note, however, that when the following CPU module is used, "PLC (Empty)" cannot be set to the left of the CPU module.

- High Performance model QCPU
- Process CPU

To add a High Performance mode QCPU to the system where a C Controller module or PC CPU module is used, move the C Controller module or PC CPU module to the right to allow addition of a CPU module.



### **3.3.3** Available I/O modules and intelligent function modules

Refer to the system configuration using a a High Performance model QCPU or Process CPU as CPU No.1. (SP Page 53, Section 3.2.3)

### **3.4** Applicable Software

This section describes software packages applicable in a multiple CPU system.

### (1) Applicable GX Works2, GX Developer, and PX Developer

The following table lists the applicable versions of GX Works2, GX Developer, and PX Developer.

| QCPU                                            |                                                                       | Version        |                                |                              |  |  |
|-------------------------------------------------|-----------------------------------------------------------------------|----------------|--------------------------------|------------------------------|--|--|
|                                                 | QCPU                                                                  | GX Works2      | GX Developer                   | PX Developer                 |  |  |
| Basic model QCPU<br>High Performance model QCPU |                                                                       | 1.15R or later | 8.00A or later                 | Use prohibited               |  |  |
|                                                 |                                                                       |                | 6.00A or later                 | - Ose prohibited             |  |  |
| Process CPU                                     | Q02PHCPU,<br>Q06PHCPU                                                 | 1.87R or later | 8.68W or later                 | 1.18U or later <sup>*1</sup> |  |  |
| Process CPU                                     | Q12PHCPU,<br>Q25PHCPU                                                 | 7.10L or later | 1.00A or later <sup>*1*2</sup> |                              |  |  |
|                                                 | Q00UCPU, Q01UCPU                                                      |                | 8.76E or later                 | Use prohibited               |  |  |
|                                                 | Q02UCPU,<br>Q03UDCPU,<br>Q04UDHCPU,<br>Q06UDHCPU                      | 1.15R or later | 8.48A or later                 | Use prohibited               |  |  |
|                                                 | Q10UDHCPU,<br>Q20UDHCPU                                               |                | 8.76E or later                 | Use prohibited               |  |  |
|                                                 | Q13UDHCPU,<br>Q26UDHCPU                                               |                | 8.62Q or later                 | Use prohibited               |  |  |
| Universal model<br>QCPU                         | Q03UDVCPU,<br>Q04UDVCPU,<br>Q06UDVCPU,<br>Q13UDVCPU,<br>Q26UDVCPU     | 1.98C or later | Use prohibited                 | Use prohibited               |  |  |
|                                                 | Q03UDECPU,<br>Q04UDEHCPU,<br>Q06UDEHCPU,<br>Q13UDEHCPU,<br>Q26UDEHCPU | 1.15R or later | 8.68W or later                 | Use prohibited               |  |  |
|                                                 | Q10UDEHCPU,<br>Q20UDEHCPU                                             |                | 8.76E or later                 | Use prohibited               |  |  |
|                                                 | Q50UDEHCPU,<br>Q100UDEHCPU                                            | 1.31H or later | Use prohibited                 | Use prohibited               |  |  |

\*1 To use GX Works2 in combination with PX Developer, use GX Works2 version 1.98C or later.

\*2 To use GX Developer in combination with PX Developer, use GX Developer version 7.12N or later.

### (2) Applicable GX Configurator

The following tables list the applicable versions of GX Configurator. Applicable GX Configurator versions differ depending on the intelligent function module used. (

## (a) When a Basic model QCPU, High Performance model QCPU, or Process CPU is used

|                    | Version          |                          |                              |  |  |
|--------------------|------------------|--------------------------|------------------------------|--|--|
| Product            | Basic model QCPU | High Performance model   | Process CPU                  |  |  |
|                    |                  | QCPU                     |                              |  |  |
| GX Configurator-AD |                  | SW0D5C-QADU 20C or later | 1.13P or later               |  |  |
| GX Configurator-DA |                  | SW0D5C-QDAU 20C or later |                              |  |  |
| GX Configurator-SC |                  | SW0D5C-QSCU 20C or later |                              |  |  |
| GX Configurator-CT | 1.10L or later   | SW0D5C-QCTU 20C or later |                              |  |  |
| GX Configurator-TI |                  | 1.00A or later           |                              |  |  |
| GX Configurator-TC |                  | SW0D5C-QCTU 00A or later |                              |  |  |
| GX Configurator-FL |                  | SW0D5C-QFLU 00A or later |                              |  |  |
| GX Configurator-QP | 2.10L or later   | 2.00A or later           | 2.13P or later               |  |  |
| GX Configurator-PT | 1.10L or later   | 1.00A or later           | 1.13P or later               |  |  |
| GX Configurator-MB | 1.00A or later   | 1.00A or later           | 1.00A or later               |  |  |
| GX Configurator-AS | 1.13P or later   | 1.13P or later           | 1.13P or later               |  |  |
| GX Configurator-DN | 1.10L or later   | 1.00A or later           | 1.13P or later               |  |  |
| GX Configurator-DP | 7.00A or later   | 7.00A or later           | 7.00A or later <sup>*1</sup> |  |  |

\*1 To use GX Configurator with the Q02PH/Q06PHCPU, use the version 7.04E or later.

|                      | Version compatible with the Universal model QCPU |                               |                                                                |                                                                 |  |  |
|----------------------|--------------------------------------------------|-------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| Product              | Used with<br>Q02U/Q03UD/Q04UDH/<br>Q06UDHCPU     | Used with<br>Q13UDH/Q26UDHCPU | Used with<br>Q03UDE/Q04UDEH/<br>Q06UDEH/Q13UDEH/<br>Q26UDEHCPU | Used with<br>Q00U/Q01U/Q10UDH/<br>Q20UDH/Q10UDEH/<br>Q20UDEHCPU |  |  |
| GX Configurator-AD   | 2.05F or later <sup>*1</sup>                     | 2.05F or later <sup>*2</sup>  | 2.05F or later <sup>*3</sup>                                   | 2.05F or later <sup>*4</sup>                                    |  |  |
| GX Configurator-DA   | 2.06G or later <sup>*1</sup>                     | 2.06G or later <sup>*2</sup>  | 2.06G or later <sup>*3</sup>                                   | 2.06G or later <sup>*4</sup>                                    |  |  |
| GX Configurator-SC   | 2.12N or later <sup>*1</sup>                     | 2.12N or later <sup>*2</sup>  | 2.17T or later <sup>*3</sup>                                   | 2.17T or later <sup>*4</sup>                                    |  |  |
| GX Configurator-CT   | 1.25AB or later <sup>*1</sup>                    | 1.25AB or later <sup>*2</sup> | 1.25AB or later <sup>*3</sup>                                  | 1.25AB or later <sup>*4</sup>                                   |  |  |
| GX Configurator-TI   | 1.24AA or later <sup>*1</sup>                    | 1.24AA or later <sup>*2</sup> | 1.24AA or later <sup>*3</sup>                                  | 1.24AA or later <sup>*4</sup>                                   |  |  |
| GX Configurator-TC   | 1.23Z or later <sup>*1</sup>                     | 1.23Z or later <sup>*2</sup>  | 1.23Z or later <sup>*3</sup>                                   | 1.23Z or later <sup>*4</sup>                                    |  |  |
| GX Configurator-FL   | 1.23Z or later <sup>*1</sup>                     | 1.23Z or later <sup>*2</sup>  | 1.23Z or later <sup>*3</sup>                                   | 1.23Z or later <sup>*4</sup>                                    |  |  |
| GX Configurator-QP   | 2.25B or later                                   | 2.29F or later                | 2.30G or later <sup>*5</sup>                                   | 2.32J or later                                                  |  |  |
| GX Configurator-PT   | 1.23Z or later <sup>*1</sup>                     | 1.23Z or later <sup>*2</sup>  | 1.23Z or later <sup>*3</sup>                                   | 1.23Z or later <sup>*4</sup>                                    |  |  |
| GX Configurator-MB   | 1.08J or later <sup>*1</sup>                     | 1.08J or later <sup>*2</sup>  | 1.08J or later <sup>*3</sup>                                   | 1.08J or later <sup>*4</sup>                                    |  |  |
| GX Configurator-AS   | 1.21X or later*1                                 | 1.21X or later <sup>*2</sup>  | 1.21X or later <sup>*3</sup>                                   | 1.21X or later <sup>*4</sup>                                    |  |  |
| GX Configurator-DN   | 1.23Z or later <sup>*1</sup>                     | 1.23Z or later <sup>*2</sup>  | 1.24AA or later <sup>*3</sup>                                  | 1.24AA or later <sup>*4</sup>                                   |  |  |
| GX Configurator-DP*6 | 7.02C or later <sup>*7</sup>                     | 7.03D or later                | 7.03D or later                                                 | 7.04E or later                                                  |  |  |

### (b) When a Universal model QCPU is used

\*1 The software can be used by installing GX Developer version 8.48A or later.

\*2 The software can be used by installing GX Developer version 8.62Q or later.

\*3 The software can be used by installing GX Developer version 8.68W or later.

\*4 The software can be used by installing GX Developer version 8.76E or later.

\*5 GX Configurator-QP version 2.29F can also be used when connected via USB.

\*6 To use GX Configurator with the Q50UDEH/Q100UDEHCPU, use the version 7.07H or later.

\*7 To use GX Configurator with the Q02UCPU, use the version 7.03D or later.

## **3.5** Precautions for System Configuration

This section describes restrictions and precautions on system configuration.

### (1) Number of mountable modules

The number of mountable modules and supported functions are restricted depending on the CPU module used. For the number of modules that can be connected to each Motion CPU, C Controller module, or PC CPU module, refer to the manual for the CPU module used.

#### (a) When a Basic model QCPU is used

| Product Model                                               |                                                                                                                                   | Maximum number of modules/units per system                                                             |                          |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|
| CC-Link IE Controller Network module                        | • QJ71GP21-SX<br>• QJ71GP21S-SX                                                                                                   | Up to 4 modules (One<br>Q00CPU or Q01CPU can<br>control only one module.)                              |                          |
| MELSECNET/H module                                          | • QJ71LP21<br>• QJ71BR11<br>• QJ71LP21-25<br>• QJ71LP21S-25<br>• QJ71LP21G<br>• QJ71LP21GE<br>• QJ71NT11B                         | Up to 4 modules (One<br>Q00CPU or Q01CPU can<br>control only one module on<br>the PLC to PLC network.) | Up to 4 modules in total |
| Ethernet interface module                                   | • QJ71E71<br>• QJ71E71-B2<br>• QJ71E71-B5<br>• QJ71E71-100                                                                        | Only 1 module (Controlled only by the QCPUs)                                                           |                          |
| CC-Link system master/local module                          | • QJ61BT11<br>• QJ61BT11N                                                                                                         | Up to 10 modules <sup>*1</sup> (One QCPU can control only two modules.)                                |                          |
| Interrupt module                                            | • QI60                                                                                                                            |                                                                                                        |                          |
| High-speed input module<br>(Interrupt module) <sup>*4</sup> | • QX40H<br>• QX70H<br>• QX80H<br>• QX90H                                                                                          | Up to 3 modules <sup>*2</sup> (One QCPU can control only one module.)                                  |                          |
| High speed data logger module                               | • QD81DL96                                                                                                                        | Only 1 module (Controlled by QCPUs or C Controller modules)                                            |                          |
| High speed data communication module                        | • QJ71DC96                                                                                                                        | Only 1 module (Controlled by QCPUs or C Controller modules)                                            |                          |
| GOT                                                         | <ul> <li>GOT-A900 series (Bus connection only)<sup>*3</sup></li> <li>GOT1000 series (Bus connection only)<sup>*3</sup></li> </ul> | Up to 5 units                                                                                          |                          |

\*1 Modules of function version B or later can be mounted.

\*2 The number indicates interrupt modules with no interrupt pointer setting. With interrupt pointer setting, no restriction applies.

\*3 For the applicable GOT models, refer to the connection manual for the GOT used.

\*4 The number of mountable modules is restricted when a high-speed input module is used as an interrupt module by turning off the function switch (SW2).

| Product                               | Model                                               | Maximum number of r                                     | nodules/units per system    |  |
|---------------------------------------|-----------------------------------------------------|---------------------------------------------------------|-----------------------------|--|
| CC-Link IE Controller Network         | • QJ71GP21-SX                                       | Up to 2 modules                                         |                             |  |
| module <sup>*4</sup>                  | • QJ71GP21S-SX                                      |                                                         |                             |  |
|                                       | • QJ71LP21                                          |                                                         |                             |  |
| MELSECNET/H module                    | • QJ71BR11                                          |                                                         |                             |  |
|                                       | • QJ71LP21-25                                       |                                                         | Up to 4 modules in total    |  |
|                                       | • QJ71LP21S-25                                      | Up to 4 modules                                         |                             |  |
|                                       | • QJ71LP21G                                         |                                                         |                             |  |
|                                       | • QJ71LP21GE                                        |                                                         |                             |  |
|                                       | • QJ71NT11B                                         |                                                         |                             |  |
|                                       | • QJ71E71                                           |                                                         |                             |  |
| Ethernet interface module             | • QJ71E71-B2                                        | Lin to a                                                | 4 modules                   |  |
|                                       | • QJ71E71-B5                                        |                                                         | modules                     |  |
|                                       | • QJ71E71-100                                       |                                                         |                             |  |
| CC-Link system master/local           | • QJ61BT11                                          | Noro                                                    | striction <sup>*1</sup>     |  |
| module                                | • QJ61BT11N                                         | Note                                                    | Striction                   |  |
|                                       | • A1SJ71PT32-S3                                     | No restriction (Auto re                                 | fresh setting not allowed)  |  |
|                                       | • A1SJ71T32-S3                                      |                                                         | arean acturing not allowed) |  |
|                                       | • A1SD51S                                           |                                                         |                             |  |
| AnS series                            | • A1SD21-S1                                         |                                                         |                             |  |
| special function module <sup>*2</sup> | • A1SJ71J92-S3                                      |                                                         |                             |  |
| special function module               | (When using GET/PUT service)                        | Up to 6 m                                               | odules in total             |  |
|                                       | • A1SJ71AP23Q                                       |                                                         |                             |  |
|                                       | • A1SJ71AR23Q                                       |                                                         |                             |  |
|                                       | • A1SJ71AT23BQ                                      |                                                         |                             |  |
| Interrupt module                      | • A1SI61 <sup>*2</sup>                              | Only                                                    | 1 module                    |  |
| monuptmoudio                          | • QI60                                              |                                                         |                             |  |
|                                       | • QX40H                                             | Lin to 4 modules (Lin to 3 m                            | odules when A1SI61 is used. |  |
| High-speed input module               | • QX70H                                             | A QCPU can control only 1                               |                             |  |
| (Interrupt module) <sup>*5</sup>      | • QX80H                                             |                                                         | incodic.)                   |  |
|                                       | • QX90H                                             |                                                         |                             |  |
|                                       |                                                     | Up to 4 modules (Controlled                             | d by QCPUs or C Controller  |  |
| High speed data logger module         | • QD81DL96                                          | modules. A QCPU or C Controller module can control only |                             |  |
|                                       |                                                     | 1 module.)                                              |                             |  |
| High speed data                       |                                                     | Up to 4 modules (Controlled                             | d by QCPUs or C Controller  |  |
| communication module                  | • QJ71DC96                                          | modules. A QCPU or C Controller module can control only |                             |  |
|                                       |                                                     | 1 module.)                                              |                             |  |
| COT                                   | GOT-A900 Series (Bus connection only) <sup>*3</sup> | 11-4                                                    |                             |  |
| GOT                                   | GOT1000 Series (Bus connection only) <sup>*3</sup>  | UD ID 5 UIIIS                                           |                             |  |
| *1 One CPU m                          | Device the following number of mode                 | Lules by setting CC-Link netwo                          | ork paramotors              |  |

#### (b) When a High Performance model QCPU or Process CPU is used

\*1 One CPU module can control the following number of modules by setting CC-Link network parameters.

 $\bullet$  CPU module with a serial number (first five digits) of "08031" or earlier: Up to 4 modules

CPU module with a serial number (first five digits) of "08032" or later: Up to 8 modules

There is no restriction on the number of mounted modules when the parameters are set with the CC-Link dedicated instructions.

\*2 The module can be used only when a High Performance model QCPU is set to a control module. However, it cannot be used if a Process CPU is used in combination. (

\*3 For the applicable GOT models, refer to the connection manual for the GOT used.

\*4 The module can be used with the following CPU modules.

• High Performance model QCPU with a serial number (first five digits) of "09012" or later

Process CPU with a serial number (first five digits) of "10042" or later

\*5 The number of mountable modules is restricted when a high-speed input module is used as an interrupt module by turning off the function switch (SW2).

| Remark ••••••                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| For the restrictions on mounting A-series modules on the QA6DB or QA6ADP+A5DB/A6DB, refer to the following.                                                  |
| QA65B/QA68B Extension Base Unit User's Manual                                                                                                                |
| QA6ADP QA Conversion Adapter Module User's Manual For the restrictions on mounting AnS-series modules on the QA1S6ADP+A1S5DB/A1S6DB, refer to the following. |
| QA1S6ADP Q-AnS Base Unit Conversion Adapter User's Manual                                                                                                    |
| QA1S6ADP-S1 Q-AnS Base Unit Conversion Adapter User's Manual                                                                                                 |
| • • • • • • • • • • • • • • • • • • • •                                                                                                                      |

## (c) When a Universal model QCPU is used

| Product                                                     | Model                                                                                                                                                                 | Maximum number of modules/units per system                                                                                                                                                 |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CC-Link IE Controller Network                               | • QJ71GP21-SX                                                                                                                                                         |                                                                                                                                                                                            |
| module <sup>*4</sup>                                        | • QJ71GP21S-SX                                                                                                                                                        | Up to 4 modules in total                                                                                                                                                                   |
| MELSECNET/H module                                          | • QJ71LP21<br>• QJ71BR11<br>• QJ71LP21-25<br>• QJ71LP21S-25<br>• QJ71LP21G<br>• QJ71LP21GE<br>• QJ71NT11B                                                             | With the Q00UCPU, Q01UCPU, or Q02UCPU, the<br>maximum number of connectable modules is as follows:<br>• Q02UCPU: Up to 2 modules in total<br>• Q00UCPU or Q01UCPU: Only 1 module           |
| CC-Link IE Field Network module                             | • QJ71GF11-T2                                                                                                                                                         | No restriction <sup>*6</sup>                                                                                                                                                               |
| Ethernet interface module                                   | • QJ71E71<br>• QJ71E71-B2<br>• QJ71E71-B5<br>• QJ71E71-100                                                                                                            | Up to 4 modules<br>With the Q00UCPU, Q01UCPU, or Q02UCPU, the<br>maximum number of connectable modules is as follows:<br>• Q02UCPU: Up to 2 modules<br>• Q00UCPU or Q01UCPU: Only 1 module |
| CC-Link system master/local module                          | • QJ61BT11<br>• QJ61BT11N                                                                                                                                             | No restriction <sup>*1*5</sup>                                                                                                                                                             |
|                                                             | • A1SJ71PT32-S3<br>• A1SJ71T32-S3                                                                                                                                     | No restriction (Auto refresh setting not allowed)                                                                                                                                          |
| AnS series<br>special function module <sup>*8</sup>         | <ul> <li>A1SD51S</li> <li>A1SD21-S1</li> <li>A1SJ71J92-S3<br/>(When using GET/PUT service)</li> <li>A1SJ71AP23Q</li> <li>A1SJ71AR23Q</li> <li>A1SJ71AT23BQ</li> </ul> | Up to 6 modules in total                                                                                                                                                                   |
|                                                             | • A1SI61 <sup>*8</sup>                                                                                                                                                | Only 1 module                                                                                                                                                                              |
| Interrupt module                                            | • QI60                                                                                                                                                                |                                                                                                                                                                                            |
| High-speed input module<br>(Interrupt module) <sup>*7</sup> | • QX40H<br>• QX70H<br>• QX80H<br>• QX90H                                                                                                                              | Up to 4 modules <sup>*3</sup>                                                                                                                                                              |
| High speed data logger module <sup>*9</sup>                 | • QD81DL96                                                                                                                                                            | Up to 4 modules (Controlled by QCPUs or C Controller<br>modules. A QCPU or C Controller module can control only<br>1 module.)                                                              |
| High speed data communication module                        | • QJ71DC96                                                                                                                                                            | Up to 4 modules (Controlled by QCPUs or C Controller<br>modules. A QCPU or C Controller module can control only<br>1 module.)                                                              |
| GOT                                                         | <ul> <li>GOT1000 Series (for bus connection<br/>only)<sup>*2</sup></li> </ul>                                                                                         | Up to 5 units                                                                                                                                                                              |

3

- \*1 One CPU module can control the following number of modules by setting CC-Link network parameters.
  - Q00UCPU or Q01UCPU: Up to 2 modules
  - Q02UCPU: Up to 4 modules
  - Other CPU modules: Up to 8 modules

There is no restriction on the number of mounted modules when the parameters are set with the CC-Link dedicated instructions.

- \*2 For the applicable GOT models, refer to the connection manual for the GOT used.
- \*3 The number indicates interrupt modules with no interrupt pointer setting. With interrupt pointer setting, no restriction applies.
- \*4 When one of the following CPU modules is used in the multiple CPU system, the number of modules can be mounted is restricted to two.
  - High Performance model QCPU
  - Process CPU
- \*5 Modules of function version B or later can be mounted.
- \*6 One CPU module can control the following number of modules by setting CC-Link IE Field Network parameters using a programming tool.
  - Q00UCPU or Q01UCPU: Up to 2 modules
  - Q02UCPU: Up to 4 modules
  - Other CPU modules: Up to 8 modules

There is no restriction on the number of mounted modules when the parameters are set with the CC-Link IE Field Network dedicated instructions.

- \*7 The number of mountable modules is restricted when a high-speed input module is used as an interrupt module by turning off the function switch (SW2).
- \*8 The module can be used when a Universal model QCPU with a serial number (first five digits) of "13102" or later is set to a control module. However, it cannot be used if a process CPU is used in combination. (
- \*9 With a High-speed Universal model QCPU, only high-speed data logger modules with a serial number (first five digits) "14122" or later can be used.

Remark

For the restrictions on mounting A-series modules on the QA6 B or QA6ADP+A5 B/A6 B, refer to the following.

QA65B/QA68B Extension Base Unit User's Manual

QA6ADP QA Conversion Adapter Module User's Manual

For the restrictions on mounting AnS-series modules on the QA1S6ADP+A1S5□B/A1S6□B, refer to the following.

QA1S6ADP Q-AnS Base Unit Conversion Adapter User's Manual

QA1S6ADP-S1 Q-AnS Base Unit Conversion Adapter User's Manual

#### (2) Modules that have restrictions when used with an Universal model QCPU

For modules that have restrictions when used with an Universal model QCPU, refer to the following manual. QnUCPU User's Manual (Function Explanation, Program Fundamentals)

#### (3) Combinations of power supply modules, base units, and QCPUs

There are some restrictions on combinations of power supply modules, base units, and QCPUs. ( User's Manual (Hardware Design, Maintenance and Inspection)

Ex. Redundant power supply modules can be mounted only on redundant power main base units or redundant power extension base units.

#### (4) Precautions for using a QCPU of function version A

| CPU No.1                  | Other than CPU No.1       | Error in CPU No.1                         | Error in other than CPU<br>No.1           |
|---------------------------|---------------------------|-------------------------------------------|-------------------------------------------|
| QCPU (function version A) | QCPU (function version A) | "UNIT VERIFY ERROR"<br>(error code: 2000) | "SP.UNIT LAY ERROR"<br>(error code: 2125) |
| QCPU (function version A) | QCPU (function version B) | "UNIT VERIFY ERROR"<br>(error code: 2000) | "MULTI EXE.ERROR"<br>(error code: 7010)   |
| QCPU (function version B) | QCPU (function version A) | "MULTI EXE.ERROR"<br>(error code: 7010)   | "SP.UNIT LAY ERROR"<br>(error code: 2125) |

If a QCPU of function version A is used in a multiple CPU system, an error occurs. To configure a multiple CPU system with QCPUs, use CPU modules of function version B or later.

### (5) Precautions for using the high-speed interrupt function

A High Performance model QCPU and High-speed Universal model QCPU support the high-speed interrupt function.

If the parameter with the high-speed interrupt fixed scan interval setting is written, the functions of the CPU module are partly restricted. The restrictions differ depending on the CPU module used. ( (Function Explanation, Program Fundamentals) for the CPU module used)

Note that the above restrictions do not apply to the High Performance model QCPU with a serial number (first five digits) of "04011" or earlier because the module ignores the high-speed interrupt fixed scan interval setting.

## (6) Precautions for using a Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)

The Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU can only be mounted on a multiple CPU high-speed main base unit.

Note that do not mount any Motion modules controlled by the Motion CPU in slot 0 to 2 of the multiple CPU highspeed main base unit.

### (7) Precautions for connecting a GOT

The following GOT series can be used.

- GOT-A900 series<sup>\*1</sup>
- GOT-F900 series (The Q-mode compatible operating system and communication driver must be installed.)\*1
- GOT1000 series

The GOT800 series, A77GOT, and A64GOT cannot be used.

\*1 Universal model QCPUs do not support the GOT-A900 and GOT-F900 series.

# CHAPTER 4 STARTING UP MULTIPLE CPU SYSTEM

This chapter describes the procedure for starting up a multiple CPU system.

# 4.1 Procedure Before Operation



4.1 Procedure Before Operation



- \*1 When a PC CPU module is used, the QCPU can be bus-connected to a programming tool by installing the programming tool in the PC CPU module. Select "Q Series Bus" for the "PC side I/F" setting in the "Transfer Setup" window using the programming tool.
- \*2 If an error has occurred, check the error cause using the programming tool and take corrective action.
   An error in the CPU modules can be checked in the "PLC Diagnostics" window.
   An error in the I/O modules and intelligent function modules can be checked in the "System Monitor" window.
   ( QCPU User's Manual (Hardware Design, Maintenance and Inspection))

# 4.2 Operation Settings

This section describes the settings required to operate a multiple CPU system. A system where three Universal model QCPUs are mounted shall be used as an example.

#### (1) Parameters required

#### (a) Basic model QCPU, High Performance model QCPU, and Process CPU

Settings of parameters in double-lined squares, except some parameters, must be the same in all the CPU modules used in a multiple CPU system. (

| Multiple CPU Setting | No. of PLC                           |                                                                                           |
|----------------------|--------------------------------------|-------------------------------------------------------------------------------------------|
| -                    | Operation Mode                       |                                                                                           |
| -                    | ●Online Module Change <sup>*1</sup>  |                                                                                           |
| -                    | I/O Sharing When Using Multiple CPUs |                                                                                           |
|                      | Refresh Setting                      | Change Screens                                                                            |
|                      |                                      | CPU Specific Send Range                                                                   |
|                      |                                      | PLC Side Device                                                                           |
| I/O Assignment       | I/O Assignment                       | Detailed Setting: Control PLC                                                             |
|                      | Basic Setting                        | Slots                                                                                     |
| PLC System           | Points Occupied by Empty Slot        |                                                                                           |
|                      |                                      | required<br>etting required for all CPU modules<br>al setting allowed for each CPU module |

\*1 For Basic model QCPUs, the online module change setting is not available.
 High Performance model QCPUs do not support the online change function, but the setting is required to replace modules controlled by the Process CPU on the same base unit online.

#### (b) Universal model QCPU

Settings of parameters in double-lined squares, except some parameters, must be the same in all the CPU modules used in a multiple CPU system. (



\*1 Universal model QCPUs do not support the online change function, but the setting is required to replace modules controlled by the Process CPU on the same base unit online.

## 4.2.1 System configuration example

This section describes the procedure for setting parameters required in a multiple CPU system, using the following system as an example.



# 4.2.2 Parameter settings

This section describes parameters required for the system configuration on Page 81, Section 4.2.1. Use a programming tool to set parameters.

- Settings of parameters in double-lined squares on Page 79, Section 4.2 (1) must be the same in all the CPU modules in a multiple CPU system.
- The necessity of parameters differs depending on the QCPU used. (PP Page 79, Section 4.2 (1))

#### (1) Setting parameters (for the first time)

- **1.** Set "Points Occupied by Empty Slot" in the "PLC System" window of PLC parameter.
  - ♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [PLC System] ⇔ "Points Occupied by Empty Slot"

| C Name PLC System PLC File PLC RAS Boot File Program                                                                                        | SFC Device I/O Assignment Multiple CPU Setting Built-in Ethernet Port Setting                   |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Timer Limit Setting           Low Speed         100           High Speed         10.00           RUN-PAUSE Contacts           RUN         X | Common Pointer No. P After (04095) Points Occupied by Empty Slot (*1) System Interrupt Settings |

| Item                          | Description                                          |           |
|-------------------------------|------------------------------------------------------|-----------|
| Points Occupied by Empty Slot | Set the number of points occupied by one empty slot. | 16 points |

# **2.** Set parameters for the multiple CPU system in the "Multiple CPU Setting" window of PLC parameter.

🏷 Project window 🗇 [Parameter] 🗇 [PLC Parameter] 🗇 [Multiple CPU Setting]

| No. of PLC (*1)                                   | Online Module Change(*1)                                                                                    |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 3 V Count                                         | Enable Online Module Change with Another PLC.                                                               |
| ,                                                 | When the online module change is enabled with another PLC,<br>I/O status outside the group cannot be taken. |
| Host Station                                      | I/O Sharing When Using Multiple CPUs (*1)                                                                   |
| No Specification 💌                                | F All CPUs Can Read All Inputs                                                                              |
|                                                   | All CPUs Can Read All Outputs                                                                               |
| Operation Mode (*1)                               |                                                                                                             |
| Error Operation Mode at the Stop of PLC           | Multiple CPU High Speed Transmission Area Setting Communication Area Setting (Refresh Setting)              |
| M All station stop by stop error of PLC1          |                                                                                                             |
| ✓ All station stop by stop error of PLC2          | Use Multiple CPU High Speed Transmission                                                                    |
| All station stop by stop error of PLC3            |                                                                                                             |
| ☑ All station stop by stop error of PLC4          | CPU Specific Send Range (*1)                                                                                |
|                                                   | PLC User Setting Area Auto Refresh Points(K) I/O No. Points Start End Points Setting                        |
| Multiple CPU Synchronous Startup Setting(*1)      | PLC No.1 7 U3E0 7168 G10000 G17167 0 Refresh                                                                |
| Target PLC                                        | PLC No.2 3 U3E1 3072 G10000 G13071 0 Refresh                                                                |
| Vo.1                                              | PLC No.3 3 U3E2 3072 G10000 G13071 0 Refresh PLC No.4                                                       |
| Vo.2                                              |                                                                                                             |
| 🔽 No.3                                            | Set auto refresh setting if it is needed( No Setting / Already Set ) Total 13K Points Advanced Setting (**) |
| Mo.4                                              | Advanced second (1) Assignment commission                                                                   |
|                                                   | The total number of points is up to 13K.                                                                    |
|                                                   |                                                                                                             |
|                                                   |                                                                                                             |
|                                                   |                                                                                                             |
| 1)Setting should be set as same when using multip | ole CPU. Import Multiple CPU Parameter                                                                      |
|                                                   |                                                                                                             |

| ltem                     | Description                                                                                             | Default            |
|--------------------------|---------------------------------------------------------------------------------------------------------|--------------------|
|                          | Set the number of CPU modules mounted on the main base unit in the                                      |                    |
|                          | multiple CPU system. The number of modules differs depending on the CPU                                 |                    |
| No. of PLC               | module used as CPU No.1 and the main base unit used. (                                                  | 1                  |
|                          | CHAPTER 3)                                                                                              |                    |
|                          | This parameter must be set.                                                                             |                    |
|                          | Set this parameter to check the host CPU number in the multiple CPU system.                             |                    |
|                          | If this parameter is set, each CPU module checks its own CPU number with                                |                    |
|                          | the one set in this parameter to see if they match.                                                     |                    |
|                          |                                                                                                         |                    |
|                          | Host CPU number setting                                                                                 |                    |
|                          | 3 Court 3 Court                                                                                         |                    |
|                          | Host Station Host Station   Host Station                                                                |                    |
|                          |                                                                                                         |                    |
|                          | The CPU module checks                                                                                   |                    |
|                          | if the CPU numbers match. if the CPU numbers match.                                                     |                    |
|                          |                                                                                                         |                    |
|                          |                                                                                                         |                    |
|                          |                                                                                                         |                    |
|                          | ▲ CPU                                                                                                   |                    |
| Host Station             |                                                                                                         | No Specification   |
|                          | CPU numbers are determined by their mounting positions.                                                 |                    |
|                          | • When "No Specification" is selected, the host CPU number is not checked.                              |                    |
|                          | Host CPU numbers do not need to be set to all the CPU modules in the                                    |                    |
|                          | system.                                                                                                 |                    |
|                          | To set the same "Multiple CPU Setting" parameters to all the CPU modules                                |                    |
|                          | used in the multiple CPU system, select "No Specification". Parameter                                   |                    |
|                          | settings are shared by all the CPU modules used in the system.                                          |                    |
|                          | The host CPU number can be checked when one of the following CPU                                        |                    |
|                          | modules is used.                                                                                        |                    |
|                          | • Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)                                       |                    |
|                          | • Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or                                               |                    |
|                          | Q173DSCPU)                                                                                              |                    |
|                          | C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG,                                             |                    |
|                          | Q24DHCCPU-LS, or Q26DHCCPU-LS)                                                                          |                    |
|                          | Select whether to stop or continue the operation of all the CPU modules when                            |                    |
|                          | a stop error occurs in a CPU module. Set this parameter to continue the                                 |                    |
|                          | operation of other error-free CPU modules if a stop error occurs in a CPU                               |                    |
|                          | module other than CPU No.1.<br>For example, if the "All station stop by stop error of PLC2" checkbox is |                    |
| Operation Mode           | unchecked, other CPU modules continue their operation even after a stop                                 | All items selected |
|                          | error occurs in CPU No.2.                                                                               |                    |
|                          | The operation mode of CPU No.1 cannot be changed. ( $\Box = Page 104$ ,                                 |                    |
|                          | Section 4.6)                                                                                            |                    |
|                          | Set this parameter to enable synchronous startup of the CPU modules in the                              |                    |
|                          | multiple CPU system. (                                                                                  |                    |
|                          |                                                                                                         |                    |
|                          | Only Universal model QCPUs support this parameter.                                                      |                    |
| Multiple CPU Synchronous | Uncheck the checkbox of the corresponding CPU number if any of the                                      | All itoma aclasted |
| Startup Setting          | following CPU modules is used.                                                                          | All items selected |
|                          | High Performance model QCPU                                                                             |                    |
|                          | Process CPU                                                                                             |                    |
|                          | C Controller module (Q06CCPU-V or Q06CCPU-V-B)                                                          |                    |
|                          | PC CPU module                                                                                           |                    |

4.2 Operation Settings 4.2.2 Parameter settings

| Item                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                              | Default                                                             |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
|                                                      | (1) Basic model QCPU<br>This parameter is not supported.                                                                                                                                                                                                                                                                                                                                                                                 |                                                                     |
| Online Module Change                                 | (2) Process CPU<br>Check the checkbox to enable online module change.                                                                                                                                                                                                                                                                                                                                                                    | Not selected                                                        |
|                                                      | (3) High Performance model QCPU and Universal model QCPU<br>Check the checkbox if online module change is enabled with a Process<br>CPU. Modules controlled by a High Performance model QCPU or<br>Universal model QCPU cannot be replaced online.                                                                                                                                                                                       |                                                                     |
| I/O Sharing When Using<br>Multiple CPUs              | <ul> <li>Set this parameter to read the input (X) and output (Y) data from the I/O modules and intelligent function modules controlled by other CPU modules.</li> <li>Loading input (X) data: Page 107, Section 5.2.1</li> <li>Loading output (Y) data: Page 109, Section 5.2.2</li> </ul>                                                                                                                                               | Not selected                                                        |
| Multiple CPU High Speed<br>Transmission Area Setting | Set this parameter to enable automatic data communications between the CPU modules in the system using the multiple CPU high speed transmission area of the CPU shared memory.<br>Only Universal model QCPUs support this parameter.<br>Note that some conditions must be met on the main base units and CPU modules to be used. (For Page 137, Section 6.1.2)<br>If the conditions cannot be satisfied, use "Communication Area Setting | "Use Multiple CPU High<br>Speed Transmission"<br>checkbox: Selected |
| Communication Area Setting<br>(Refresh Setting)      | (Refresh Setting)".<br>Set this parameter to enable automatic data communications between the<br>CPU modules in the system using the automatic refresh area of the CPU<br>shared memory. (                                                                                                                                                                                                                                               | -                                                                   |

# Point P

Match "No. of PLC" with the number of CPU modules actually mounted. If the numbers do not match, an error will occur.

**3.** Set the types and points for the mounted modules in the "I/O Assignment" window of PLC parameter.

♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [I/O Assignment]

| vame                                                                                  | PLC System                                                                                                                      | PLC File PLC RAS Boo                                                      | ot File Pri         | ogram SFC Device I/O Assig               | nment Multiple CPU   | Setting | Built-in Etherne | t Port Setting                     |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------|------------------------------------------|----------------------|---------|------------------|------------------------------------|
| IO As                                                                                 | ssignment(*1)                                                                                                                   |                                                                           |                     |                                          |                      |         |                  |                                    |
| lo.                                                                                   | Slot                                                                                                                            | Туре                                                                      |                     | Model Name                               | Points               |         | Start XY         | Switch Setting                     |
|                                                                                       | PLC                                                                                                                             | PLC No.1                                                                  | -                   |                                          |                      | -       | 3E00             |                                    |
|                                                                                       | PLC                                                                                                                             | PLC No.2                                                                  | -                   |                                          |                      | -       | 3E10             | Detailed Setting                   |
| -                                                                                     | PLC                                                                                                                             | PLC No.3                                                                  | -                   |                                          |                      | -       | 3E20             | Select PLC type                    |
|                                                                                       | PLC                                                                                                                             | PLC(Empty)                                                                | -                   |                                          |                      | -       | 3E30             | Select FLC type                    |
|                                                                                       | 3(*-3)                                                                                                                          | Input                                                                     | -                   |                                          | 16Points             | -       |                  | New Module                         |
|                                                                                       |                                                                                                                                 | Output                                                                    | -                   |                                          | 16Points             | -       |                  |                                    |
|                                                                                       | 4(*-4)                                                                                                                          |                                                                           | _                   |                                          |                      | _       |                  |                                    |
| 6<br>7<br>Issign                                                                      | 5(*-5)<br>6(*-6)<br>hing the I/O addr                                                                                           | Input<br>Output<br>ess is not necessary as t                              | +<br>+<br>he CPU do | es it automatically.                     | 16Points<br>16Points | *       |                  | •                                  |
| 6<br>7<br>Issign<br>eavin                                                             | 5(*-5)<br>6(*-6)<br>ning the I/O addr<br>ng this setting bla                                                                    | Input<br>Output                                                           | +<br>+<br>he CPU do | es it automatically.                     | 16Points             |         | ,                | •                                  |
| 6<br>7<br>Issign<br>eavin                                                             | 5(*-5)<br>6(*-6)<br>hing the I/O addr                                                                                           | Input<br>Output<br>ess is not necessary as t                              | +<br>+<br>he CPU do | es it automatically.<br>Power Model Name | 16Points             | T       | Slots            | Base Mode                          |
| 6<br>7<br>Issign<br>eavin<br>ase S                                                    | 5(*-5)<br>6(*-6)<br>ning the I/O addr<br>ng this setting bla                                                                    | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | Auto                               |
| 6<br>7<br>ssign<br>eavin<br>ase S<br>M                                                | S(*-S)<br>6(*-6)<br>ng the I/O addn<br>ng this setting bla<br>5etting(*1)                                                       | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            |                                    |
| 6<br>7<br>eavin<br>ase S<br>M<br>Ext.F                                                | s(*-s)<br>6(*-6)<br>ng the I/O addr<br>ng this setting bla<br>Setting(*1)<br>tain                                               | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | C Detail                           |
| 6<br>7<br>eavin<br>ase S<br>M<br>Ext.R<br>Ext.R                                       | 5(*-5)<br>6(*-6)<br>ing the I/O addr<br>ng this setting bla<br>5etting(*1)<br>tain<br>Base1                                     | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | Auto                               |
| 6<br>7<br>eavin<br>ase 5<br>M<br>Ext.8<br>Ext.8<br>Ext.8<br>Ext.8                     | s(*-5)<br>6(*-6)<br>ing the I/O addr<br>betting(*1)<br>tain<br>Base1<br>Base2<br>Base3<br>Base4                                 | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | Auto     Detail     8 Slot Default |
| 6<br>7<br>sissign<br>eavin<br>ase S<br>M<br>Ext.I<br>Ext.I<br>Ext.I<br>Ext.I<br>Ext.I | s(*-s)<br>6(*-6)<br>hing the I/O addr<br>g this setting bla<br>setting(*1)<br>tain<br>Base1<br>Base2<br>Base3<br>Base5<br>Base5 | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | C Detail                           |
| 6<br>7<br>assign<br>eavin<br>ase S<br>Ext.I<br>Ext.I<br>Ext.I<br>Ext.I<br>Ext.I       | s(*-5)<br>6(*-6)<br>ing the I/O addr<br>betting(*1)<br>tain<br>Base1<br>Base2<br>Base3<br>Base4                                 | Input<br>Output<br>ess is not necessary as t<br>nk will not cause an erro | +<br>+<br>he CPU do | · ·                                      | 16Points<br>16Points | T       | Slots            | Auto     Detail     8 Slot Default |

| ltem       | Description                                                                                                                                                                              | Default |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|            | Select the type of a mounted module.                                                                                                                                                     |         |
|            | To reserve an empty slot for the future addition of a CPU module, select "PLC (Empty)".                                                                                                  |         |
|            | The slots where "PLC (Empty)" can be set differ depending on the CPU module used as CPU No.1. • When a Basic model QCPU is used as CPU No.1                                              |         |
| Туре       | <ul> <li>When a basic model QCI o is deed as Cr o No.1</li> <li>Page 40, Section 3.1.2 (2) (d)</li> <li>When a High Performance model QCPU or Process CPU is used as CPU No.1</li> </ul> | -       |
|            | <ul> <li>Page 52, Section 3.2.2 (2) (f)</li> <li>When a Universal model QCPU is used as CPU No.1</li> </ul>                                                                              |         |
|            | Page 66, Section 3.3.2 (2) (f)                                                                                                                                                           |         |
| Model Name | Enter the model name of a mounted module.<br>This is a memo in the programming tool and does not affect the operation of<br>CPU modules.                                                 | Blank   |
| Points     | Set the number of I/O points for each module.                                                                                                                                            | Blank   |

**4.** Click the <u>Detailed Setting</u> button in the "I/O Assignment" window, and set a control CPU for each I/O module and intelligent function module.

|     | Slot               | Туре                     | Model Name    | Error Tin<br>Output M |   | PLC Operatio<br>Mode at H/W<br>Error  |   | I/O Respons<br>Time | e | Control<br>PLC(*1) |          |
|-----|--------------------|--------------------------|---------------|-----------------------|---|---------------------------------------|---|---------------------|---|--------------------|----------|
| 0   | PLC                | PLC No.1                 |               |                       | - |                                       | - |                     | • |                    | •        |
| 1   | PLC                | PLC No.2                 |               |                       | - |                                       | Ŧ |                     | • |                    | -        |
| 2   | PLC                | PLC No.3                 |               |                       | Ŧ | · · · · · ·                           | - |                     | • |                    | <b>•</b> |
| 3   | PLC                | PLC(Empty)               |               |                       | - | · · · · ·                             | • |                     | • |                    | •        |
| 4   | 3(*-3)             | Input                    |               |                       | Ŧ |                                       | • | 10ms                | • | PLC No.1           | •        |
| 5   | 4(*-4)             | Output                   |               | Clear                 | - | · · · · ·                             | • |                     | • | PLC No.1           | •        |
| 6   | 5(*-5)             | Input                    |               |                       | Ŧ | · · · · · · · · · · · · · · · · · · · | - | 10ms                | • | PLC No.2           | -        |
| 7   | 6(*-6)             | Output                   |               | Clear                 | - | · · · ·                               | - |                     | • | PLC No.2           | -        |
| 8   | 7(*-7)             | Intelligent              |               | Clear                 | • | Stop ·                                | Ŧ |                     | • | PLC No.2           | •        |
| 9   | 8(*-8)             | Input                    |               |                       | - | · · · ·                               | - | 10ms                | - | PLC No.3           | -        |
| 0   | 9(*-9)             | Output                   |               | Clear                 | • |                                       | • |                     | • | PLC No.3           | -        |
| 1   | 10(*-10)           | Intelligent              |               | Clear                 | - | Stop ·                                | Ŧ |                     | • | PLC No.3           | •        |
| 12  | 11(*-11)           |                          |               |                       | Ŧ |                                       | • |                     | • | PLC No.1           | -        |
| 13  | 12(*-12)           |                          |               |                       | - |                                       | Ŧ |                     | • | PLC No.1           | -        |
| 4   | 13(*-13)           |                          |               |                       | - |                                       | - |                     | • | PLC No.1           | -        |
| 15  | 14(*-14)           |                          |               |                       | - |                                       | • |                     | • | PLC No.1           | -        |
| (*1 | )Setting should be | set as same when using r | nultiple CPU. |                       |   |                                       |   | End                 |   | Car                | ncel     |

| Item        | Description                                                                               | Default  |
|-------------|-------------------------------------------------------------------------------------------|----------|
| Control PLC | Set the CPU module that controls each I/O module and intelligent function module mounted. | PLC No.1 |

#### 5. Set other parameters required.

**6.** Save the project using the programming tool so that the multiple CPU system parameter settings can be used in other CPU modules.

℃ [Project] ⇔[Save As]

#### (2) Using the multiple CPU system parameters set to another CPU module

- **1.** Click the Import Multiple CPU Parameter button in the "Multiple CPU Setting" window of PLC parameter. Select and open the project file from which the settings will be imported.
  - ♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [Multiple CPU Setting]

| G> _Import Multi          | ple CPU Parameti     |                    |                  |                                                                |                        |                                          |
|---------------------------|----------------------|--------------------|------------------|----------------------------------------------------------------|------------------------|------------------------------------------|
|                           | Open                 |                    |                  |                                                                | ? 🛛                    |                                          |
|                           | Look in:             | Project            |                  |                                                                | -                      |                                          |
|                           | My Recent            | 📲 Sample.gxw       |                  |                                                                |                        |                                          |
|                           | Documents            |                    |                  |                                                                |                        |                                          |
|                           | Desktop              |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
|                           | My Documents         |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
|                           | My Computer          |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
|                           | My Network<br>Places | File <u>n</u> ame: | Sample.gxw       | •                                                              | <u>O</u> pen<br>Cancel |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  | by clicking this button                                        |                        |                                          |
|                           | Ogen a Works         | pace Format Proje  |                  | se workspace format project.<br>or does not support this forma | L)                     |                                          |
|                           |                      |                    |                  |                                                                | ///                    | 1                                        |
| oint 🌮 ——                 |                      |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
| The settings of a projec  | t file create        | d with a c         | different progra | amming tool ca                                                 | annot be u             | ised. Reuse such settings as follows.    |
| To import the             | settings of          | a project          | file created wi  | ith GX Develor                                                 | ber to GX \            | Works2, open the GX Developer project ir |
| GX Works2 b               | y using the          | [Open O            | ther Project] f  | unction.                                                       |                        |                                          |
| ∛⊘ [Project]⇔             | [Open Ot             | her Data           | a] ⊲> [Open C    | Other Project]                                                 |                        |                                          |
|                           | • •                  |                    |                  |                                                                |                        |                                          |
|                           |                      |                    |                  |                                                                |                        | eveloper, save the GX Works2 project in  |
| the GX Deve               | oper forma           | t by using         | g [Export to G   | X Developer F                                                  | ormat File             | ] function.                              |
| 🏷 [Project] 🕸             | > [Export            | to GX D            | eveloper Fo      | rmat File]                                                     |                        |                                          |
|                           |                      |                    |                  |                                                                |                        |                                          |
| <b>2.</b> The following w | vindow or            |                    | Oliaktha         | Yes butto                                                      |                        |                                          |

4

- Idow appears. Click the ves button.
- **3.** Check the settings in the "Multiple CPU Setting" window of PLC parameter.

To change the auto refresh setting devices, click the <u>mercent</u> button and set new device ranges. (Settings of parameters with "(\*1)" must be the same in all the CPU modules in the system.)

**4.** Check the "Points Occupied by Empty Slot" setting in the "PLC System" window of PLC parameter.

℃ Project window ⇔ [Parameter] ⇔ [PLC parameter] ⇔ [PLC System] ⇔ "Points Occupied by Empty slots"

5. Check the settings in the "I/O Assignment" window of PLC parameter.

♥ Project window ⇔ [Parameter] ⇔ [PLC parameter] ⇔ [I/O Assignment]

- 6. Click the Detailed Setting button in the "I/O Assignment" window and check the "Control PLC" setting.
- 7. Set other parameters required.
- **8.** Save the project using the programming tool.

℃ [Project] ⇔ [Save As]

# 4.3 Program Examples for Communications by Auto Refresh

# **4.3.1** Program examples for Basic model QCPU, Qn(H)CPU, and QnPHCPU

This section provides program examples for communicating data by auto refresh between the CPU modules in the following system.



#### (1) Parameter settings

#### (a) I/O assignment

Assign I/O points to the mounted modules. ([ Page 29, Section 2.2)

♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [I/O Assignment]

|                                                                                                                                    | ystem PLC      | File PLC RAS Bo                                                 | oot File Pro | ogram SFC Device I/O Assig | nment Multiple CPU S | Setting | Serial Com | munical            | tion                                 |
|------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------|--------------|----------------------------|----------------------|---------|------------|--------------------|--------------------------------------|
|                                                                                                                                    |                |                                                                 |              |                            |                      |         |            |                    |                                      |
| O Assignmen                                                                                                                        | t(*1)          |                                                                 |              |                            |                      |         |            |                    |                                      |
| lo.                                                                                                                                | Slot           | Туре                                                            |              | Model Name                 | Points               |         | Start XY   | -                  | Switch Setting                       |
| 0 PLC                                                                                                                              |                | PLC No.1                                                        | -            |                            |                      | -       | 3E0        |                    |                                      |
| 1 PLC                                                                                                                              |                | PLC No.2                                                        | -            |                            |                      | -       | 3E:        | 10                 | Detailed Setting                     |
| 2 1(0-1)                                                                                                                           |                | Input                                                           | -            |                            | 16Points             | -       |            |                    |                                      |
| 3 2(0-2)                                                                                                                           |                | Output                                                          | -            |                            | 16Points             | -       |            |                    | Select PLC type                      |
| 4 3(0-3)                                                                                                                           |                | Intelligent                                                     | -            |                            | 16Points             | -       |            |                    | New Module                           |
|                                                                                                                                    |                | w 1 10 1                                                        |              |                            | 16Points             | -       |            |                    | nonniodalo                           |
| 5 4(0-4)                                                                                                                           |                | Intelligent                                                     | -            |                            |                      |         |            |                    |                                      |
| 5 4(0-4)<br>6 5(0-5)                                                                                                               |                | Intelligent                                                     | •<br>•       |                            | 16Points             | ·       |            |                    |                                      |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1                                                                                             |                | Input<br>Output<br>is not necessary as                          | the CPU do   | -                          |                      |         |            | <b>•</b>           |                                      |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1                                                                                             | etting blank v | Input<br>Output                                                 | the CPU do   | -                          | 16Points             | -       |            |                    | Dura Mada                            |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the I<br>eaving this se                                                                           | atting blank v | Input<br>Output<br>is not necessary as                          | the CPU do   | -                          | 16Points             | •<br>•  | Sic        | ▼ V                | Base Mode                            |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the I<br>eaving this se                                                                           | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  | Sic        | ▼<br>Its           | C Auto                               |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1<br>saving this se<br>ase Setting(*                                                          | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | v<br>its<br>v      |                                      |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1<br>eaving this se<br>ase Setting(*<br>Main                                                  | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | v<br>Its           | C Auto                               |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1<br>eaving this se<br>ase Setting(*<br>Main<br>Ext.Base1                                     | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | v<br>its<br>v<br>v | C Auto                               |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the 1<br>eaving this se<br>ase Setting(*<br>Main<br>Ext.Base1<br>Ext.Base2                        | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | •<br>•<br>•<br>•   | C Auto<br>C Detail<br>8 Slot Default |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the leaving this se<br>ase Setting(*<br>Main<br>Ext.Base1<br>Ext.Base2<br>Ext.Base3               | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | •<br>•<br>•<br>•   | C Auto<br>O Detail                   |
| 6 5(0-5)<br>7 6(0-6)<br>ssigning the leaving this set<br>ase Setting(*<br>Main<br>Ext.Base1<br>Ext.Base2<br>Ext.Base3<br>Ext.Base4 | atting blank v | Input<br>Output<br>is not necessary as<br>will not cause an err | the CPU do   | ·<br>                      | 16Points<br>16Points | •<br>•  |            | •<br>•<br>•<br>•   | C Auto<br>C Detail<br>8 Slot Default |

#### (b) Auto refresh setting

Set auto refresh parameters. (  $\square$  Page 125, Section 6.1.1 (2))

♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [Multiple CPU Setting] ⇔ "Communication Area Setting (Refresh Setting)"

| Change So | Change Screens Setting 1                |                 |       |          |          |  |  |  |  |  |
|-----------|-----------------------------------------|-----------------|-------|----------|----------|--|--|--|--|--|
|           | CPU S                                   | ipecific Send P | lange | PLC Side | e Device |  |  |  |  |  |
| PLC       | Auto Refresh Area Caution) Start Device |                 |       | D0       |          |  |  |  |  |  |
|           | Points(*1)                              | Start           | End   | Start    | End      |  |  |  |  |  |
| PLC No.1  | 32                                      | 0000            | 001F  | DO       | D31      |  |  |  |  |  |
| PLC No.2  | 32                                      | 0000            | 001F  | D32      | D63      |  |  |  |  |  |
| PLC No.3  |                                         |                 |       |          |          |  |  |  |  |  |
| PLC No.4  |                                         |                 |       |          |          |  |  |  |  |  |

| channe campage | Calification 2 |  |
|----------------|----------------|--|
| Change Screens | Setting 2      |  |

|          | CPU S                          | ipecific Send R | PLC Side Device |              |     |
|----------|--------------------------------|-----------------|-----------------|--------------|-----|
| PLC      | PLC Auto Refresh Area Caution) |                 |                 | Start Device | MO  |
|          | Points(*1)                     | Start           | End             | Start        | End |
| PLC No.1 | 2                              | 0020            | 0021            | MO           | M31 |
| PLC No.2 | 2                              | 0020            | 0021            | M32          | M63 |
| PLC No.3 |                                |                 |                 |              |     |
| PLC No.4 |                                |                 |                 |              |     |

#### (2) Program examples

#### (a) Sending bit data and word data from CPU No.1 to CPU No.2

|           | Device used in CPU No.1             | Device used in CPU No.2 |                                                   |  |
|-----------|-------------------------------------|-------------------------|---------------------------------------------------|--|
| M0        | Send data from CPU No.1 to CPU No.2 | M0                      | Send data from CPU No.1 to CPU No.2               |  |
| D0 and D1 |                                     | D0 and D1               |                                                   |  |
|           |                                     | D100                    | Storage device for data received from CPU<br>No.1 |  |
|           | -                                   | YE0                     | Data reception flag (for data from CPU No.1)      |  |
|           |                                     | SM400                   | Always ON                                         |  |

· Devices used in CPU modules







#### (b) Continuously sending data from CPU No.1 to CPU No.2

|               | Device used in CPU No.1                 |                 | Device used in CPU No.2                        |  |  |
|---------------|-----------------------------------------|-----------------|------------------------------------------------|--|--|
| M40           | Send data from CPU No.2 to CPU No.1     | M40             | Send data from CPU No.2 to CPU No.1            |  |  |
| D10 to<br>D18 | Send data from CPU No.1 to CPU No.2     | D10 to<br>D18   | Send data from CPU No.1 to CPU No.2            |  |  |
| D81 to<br>D88 | Storage device of send data to CPU No.2 | D121 to<br>D128 | Storage device for data received from CPU No.1 |  |  |
| SM400         | Always ON                               |                 | -                                              |  |  |

#### • Devices used in CPU modules

For handshake between CPU No.1 and No.2, refer to Page 134, Section 6.1.1 (3).



#### • Program example of CPU No.1

#### Program example of CPU No.2



(c) Continuously reading/writing data between CPU No.1 and No.2 using the user setting area

Data can be read/write between CPU modules by programs using the user setting area in the CPU shared memory.

## Point P

The same number of points must be set for CPU No.1 and CPU No.2 in the auto refresh setting.

| Change So | Change Screens Setting 1 |                |              |       |     |  |  |  |  |  |
|-----------|--------------------------|----------------|--------------|-------|-----|--|--|--|--|--|
|           | CPU S                    | e Device       |              |       |     |  |  |  |  |  |
| PLC       | Auto Re                  | efresh Area (C | Start Device | D0    |     |  |  |  |  |  |
|           | Points(*1)               | Start          | End          | Start | End |  |  |  |  |  |
| PLC No.1  | 32                       | 0000           | 001F         | D0    | D31 |  |  |  |  |  |
| PLC No.2  | 32                       | 0000           | 001F         | D32   | D63 |  |  |  |  |  |
| PLC No.3  |                          |                |              |       |     |  |  |  |  |  |
| PLC No.4  |                          |                |              |       |     |  |  |  |  |  |

| Change So | Change Screens Setting 2 |                |              |        |     |  |  |  |  |  |
|-----------|--------------------------|----------------|--------------|--------|-----|--|--|--|--|--|
|           | CPU S                    | pecific Send R | PLC Side     | Device |     |  |  |  |  |  |
| PLC       | Auto Re                  | sfresh Area (C | Start Device | MO     |     |  |  |  |  |  |
|           | Points(*1)               | Start          | End          | Start  | End |  |  |  |  |  |
| PLC No.1  | 2                        | 0020           | 0021         | MO     | M31 |  |  |  |  |  |
| PLC No.2  | 2                        | 0020           | 0021         | M32    | M63 |  |  |  |  |  |
| PLC No.3  |                          |                |              |        |     |  |  |  |  |  |
| PLC No.4  |                          |                |              |        |     |  |  |  |  |  |

The auto refresh area occupies the memory addresses  $0800_{\text{H}}$  to  $0821_{\text{H}}$ , the area set by setting 1 and setting 2. Consequently, the user setting area will be a range from  $0822_{\text{H}}$  to  $0\text{FFF}_{\text{H}}$ . ( $\square$  Page 120, Section 6.1)



#### · Devices used in CPU modules

|                 | Device used in CPU No.1                           | Device used in CPU No.2 |                                              |  |
|-----------------|---------------------------------------------------|-------------------------|----------------------------------------------|--|
| M31             | Send data from CPU No.1 to CPU No.2               | M31                     | Send data from CPU No.1 to CPU No.2          |  |
| M63             | Send data from CPU No.2 to CPU No.1               | M63                     | Send data from CPU No.2 to CPU No.1          |  |
| D100 to<br>D149 | Storage device for data received from CPU<br>No.2 | D200 to<br>D249         | Storage device of send data to CPU No.1      |  |
|                 |                                                   | M100                    | Write completion bit of the S.TO instruction |  |
|                 | -                                                 | SM400                   | Always ON                                    |  |

• Program example of CPU No.2



Program example of CPU No.1



## 4.3.2 Program examples for Universal model QCPU

This section provides program examples for communicating data by auto refresh (using the multiple CPU high speed transmission area) between the CPU modules in the following system.



#### (1) Parameter settings

#### (a) I/O assignment

Assign I/O points to the mounted modules. ([ Page 29, Section 2.2)

♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [I/O Assignment]

| vame [PLC Syste                                                                                                                                     | m PLC File PLC RAS Bo                                                              | ot File Prod | gram SFC Device I/O Assig               | nment Multiple CPU   | Setting  | Built-in Ethernet I                 | Port Setting                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------|-----------------------------------------|----------------------|----------|-------------------------------------|------------------------------------------|
|                                                                                                                                                     |                                                                                    |              |                                         |                      |          |                                     |                                          |
| O Assignment(*1                                                                                                                                     |                                                                                    |              |                                         |                      |          |                                     |                                          |
|                                                                                                                                                     |                                                                                    |              |                                         |                      |          |                                     | Switch Setting                           |
| No. Slot<br>0 PLC                                                                                                                                   | Type<br>PLC No.1                                                                   | -            | Model Name                              | Points               | •        | Start XY A                          |                                          |
| 1 PLC                                                                                                                                               | PLC No.2                                                                           | •<br>•       |                                         |                      | •<br>•   | 3E10                                | Detailed Setting                         |
| 2 1(*-1)                                                                                                                                            | Input                                                                              |              |                                         | 16Points             | <b>•</b> | 3610                                |                                          |
| 3 2(*-2)                                                                                                                                            | Output                                                                             | +            |                                         | 16Points             | +        |                                     | Select PLC type                          |
| 4 3(*-3)                                                                                                                                            | Intelligent                                                                        | -            |                                         | 16Points             | -        |                                     | Name and a lar                           |
|                                                                                                                                                     |                                                                                    | _            |                                         | 16Points             | -        |                                     | New Module                               |
| 5 4(*-4)                                                                                                                                            | Intelligent                                                                        | -            |                                         |                      |          |                                     |                                          |
| 5 4(*-4)<br>6 5(*-5)                                                                                                                                | Intelligent<br>Input                                                               | •<br>•       |                                         | 16Points             | -        |                                     |                                          |
| 6 5(*-5)<br>7 6(*-6)<br>ssigning the I/O a                                                                                                          |                                                                                    | The CPU doe: | s it automatically,                     |                      | *        | <b></b>                             |                                          |
| 6 5(*-5)<br>7 6(*-6)<br>ssigning the I/O a                                                                                                          | Input<br>Output<br>address is not necessary as t                                   | The CPU doe: | s it automatically.                     | 16Points             | _        | <b>•</b>                            |                                          |
| 6 5(*-5)<br>7 6(*-6)<br>assigning the I/O a<br>eaving this setting                                                                                  | Input<br>Output<br>address is not necessary as t                                   | The CPU doe: | s it automatically,<br>Power Model Name | 16Points             | <b>•</b> | ▼<br>Slots                          | Base Mode                                |
| 6 5(*-5)<br>7 6(*-6)<br>assigning the I/O a<br>eaving this setting                                                                                  | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | ▼<br>Slots                          | Auto                                     |
| 6 5(*-5)<br>7 6(*-6)<br>ssigning the I/O a<br>eaving this settin<br>ase Setting(*1) -                                                               | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | ▼<br>Slots                          |                                          |
| 6 5(*-5)<br>7 6(*-6)<br>assigning the I/O a<br>eaving this setting<br>ase Setting(*1) -<br>Main                                                     | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | Slots                               | <ul> <li>Auto</li> <li>Detail</li> </ul> |
| 6 5(*-5)<br>7 6(*-6)<br>Assigning the I/O a<br>eaving this setting<br>ase Setting(*1) –<br>Main<br>Ext.Base1                                        | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | Slots                               | Auto                                     |
| 6         5(*-5)           7         6(*-6)           ussigning the I/O a         aeaving this settini           ase Setting(*1) -                  | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | Slots                               | Auto     Detail     Slot Default         |
| 6 5(*-5)<br>7 6(*-6)<br>issigning the I/O of<br>eaving this settini<br>ase Setting(*1)<br>Main<br>Ext.Base1<br>Ext.Base2<br>Ext.Base3               | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | Slots<br>V<br>V<br>V<br>V<br>V<br>V | <ul> <li>Auto</li> <li>Detail</li> </ul> |
| 6 5(*-5)<br>7 6(*-6)<br>ssigning the I/O of<br>eaving this setting<br>ase Setting(*1) -<br>Main<br>Ext.Base1<br>Ext.Base2<br>Ext.Base3<br>Ext.Base3 | Input<br>Output<br>address is not necessary as I<br>g blank will not cause an erro | The CPU doe: | ·<br>                                   | 16Points<br>16Points | <b>•</b> | ▼<br>Slots<br>▼<br>▼<br>▼<br>▼<br>▼ | Auto     Detail     Slot Default         |

#### (b) Auto refresh setting

Set auto refresh parameters. (  $\ensuremath{\fbox{\sc s}}\xspace$  Page 140, Section 6.1.2 (3))

♥ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [Multiple CPU Setting] ⇔ "Multiple CPU High Speed Transmission Area Setting"

| Setting of CPU No.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Setting of CPU No.2                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Auto Refresh Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Auto Refresh Setting                                                                                                                                                                                                                                                        |
| PLC No.1(Send)  PLC No.2(Receive)  <br>Refresh Device(PLC No.1)> Shared Memory(PLC No.1)<br>Set send device to the other PLC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PLC No.1(Send)   PLC No.2(Receive)  <br>Refresh Device(PLC No.1)> Shared Memory(PLC No.1)<br>Set send device to the other PLC.                                                                                                                                              |
| No.         Auto Refresh         CPU Specific Send Range (USC0)) ▲           1         2         No         Start         End         Start         Start <t< td=""><td>Auto Refresh         CPU Specific Send Range (UEDI)         ▲           1         2 [M0         M31        &gt;         G13036         G13039           2         32 [D0         D31        &gt;         G13040         G13071           3        &gt;         G13040         G13071</td></t<> | Auto Refresh         CPU Specific Send Range (UEDI)         ▲           1         2 [M0         M31        >         G13036         G13039           2         32 [D0         D31        >         G13040         G13071           3        >         G13040         G13071 |
| Auto Refresh Setting         X           PLC No.1(Send)         PLC No.2(Receive)            Refresh Device(PLC No.1) < Shared Memory(PLC No.2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Auto Refresh Setting           PLC No.1(Send)         PLC No.2(Receive)           Refresh Device(PLC No.1)         <                                                                                                                                                        |
| 1         2         M32         M63         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1         2 M32         M63         <                                                                                                                                                                                                                                       |

#### (2) Program examples

#### (a) Sending bit data and word data from CPU No.1 to CPU No.2

- Device used in CPU No.1
   Device used in CPU No.2

   M0
   M0
   Send data from CPU No.1 to CPU No.2
   M0
   Send data from CPU No.1 to CPU No.2

   D0 and D1
   Send data from CPU No.1 to CPU No.2
   D0 and D1
   Storage device for data received from CPU No.1

   V
   P100
   Storage device for data received from CPU No.1
   YE0

   SM400
   Always ON
   SM400
   Always ON
- Devices used in CPU modules

#### Program example of CPU No.1





#### (b) Continuously sending data from CPU No.1 to CPU No.2

| 201           |                                         |                         |                                                |  |
|---------------|-----------------------------------------|-------------------------|------------------------------------------------|--|
|               | Device used in CPU No.1                 | Device used in CPU No.2 |                                                |  |
| M40           | 140 Send data from CPU No.2 to CPU No.1 |                         | Send data from CPU No.2 to CPU No.1            |  |
| D10 to<br>D18 | Send data from CPU No.1 to CPU No.2     | D10 to<br>D18           | Send data from CPU No.1 to CPU No.2            |  |
| D81 to<br>D88 | Storage device of send data to CPU No.2 | D121 to<br>D128         | Storage device for data received from CPU No.1 |  |
| SM400         | Always ON                               |                         | -                                              |  |

#### · Devices used in CPU modules

For handshake between CPU No.1 and No.2, refer to Page 150, Section 6.1.2 (5).



#### • Program example of CPU No.1

• Program example of CPU No.2



# (c) Continuously reading/writing data between CPU No.1 and CPU No.2 using the user setting area in the multiple CPU high speed transmission area

Data can be read/write between CPU modules using the user setting area in the CPU shared memory.



The same number of points must be set for CPU No.1 and CPU No.2 in the auto refresh setting.



The user setting area will be 3E0\G10000 and later for CPU No.1 and 3E1\G10000 and later for CPU No.2.



#### • Devices used in CPU modules

| Device used in CPU No.1 |                                                   | Device used in CPU No.2 |                                         |  |
|-------------------------|---------------------------------------------------|-------------------------|-----------------------------------------|--|
| M31                     | Send data from CPU No.1 to CPU No.2               | M31                     | Send data from CPU No.1 to CPU No.2     |  |
| M63                     | Send data from CPU No.2 to CPU No.1               | M63                     | Send data from CPU No.2 to CPU No.1     |  |
| D100 to<br>D149         | Storage device for data received from CPU<br>No.2 | D200 to<br>D249         | Storage device of send data to CPU No.1 |  |
|                         | -                                                 | SM400                   | Always ON                               |  |

#### • Program example of CPU No.2

| SM400<br>Always<br>ON | M63<br>CPU No.2<br>write flag    |     | [BIN                       | K4X20          | D200<br>Write<br>head data    | } |
|-----------------------|----------------------------------|-----|----------------------------|----------------|-------------------------------|---|
|                       |                                  |     | [BIN                       | K4X30          | D249<br>Write<br>final data   | } |
|                       |                                  | L   | D200<br>Write<br>head data | U3E\<br>G10000 | K50                           | } |
|                       |                                  |     |                            | -[SET          | M63<br>CPU No.2<br>write flag | } |
|                       | M3 1<br>CPU No.1 re<br>completed | ead |                            | -[rst          | M63<br>CPU No.2<br>write flag | } |

#### Program example of CPU No.1



# 4.4 Clock Data

This section describes clock data of CPU modules and intelligent function modules.

4.4.1 Clock data of CPU modules

Set clock data to CPU No.1 in the multiple CPU system using the programming tool.

Ѷ [Online]⇔[Set Clock]

The clock data settings for CPU No.2 to No.4 differ depending on the CPU module used.

| CPU module                                                                                                                                                                                                                       | Setting of CPU No.2 to No.4                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Universal model QCPU</li> <li>Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or<br/>Q173DSCPU)</li> <li>C Controller module (Q12DCCPU-V, Q24DHCCPU-V,<br/>Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS)</li> </ul> | Clock data do not need to be set. The clock data of CPU No.1 is<br>automatically set to CPU No.2 to No.4.<br>Even if clock data is set individually to CPU No.2 to No.4, the<br>setting is ignored and the clock data of CPU No.1 is<br>automatically set. |
| Other than above                                                                                                                                                                                                                 | Set clock data individually to CPU No.2 to No.4.<br>The clock data of CPU No.1 is not automatically set to CPU No.2 to No.4.                                                                                                                               |

Point P

- Clock data can also be set by the following methods.
  - By a program
  - By executing the time setting function (SNTP client) (Only Built-in Ethernet port QCPUs support this function.)
- To automatically set the clock data of CPU No.1 to a C Controller module, perform the following operation.
   When the Q12DCCPU-V is used
  - Enable the clock synchronization function using C Controller setting utility. (The function is disabled by default.)
  - C Controller setting utility [Online Operation] > "C Controller Module Detail Setting" > "Clock" > "Clock Synchronization Function"
    - When the Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS is used Clock data do not need to be set. The clock data of CPU No.1 is automatically set.
- If there is an error of three seconds or more between the clock data of the C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS) and the clock data received from CPU No.1, the C Controller module synchronizes the clock data.



CPU No.1 sends clock data to other CPU modules at the following timing.

- When the multiple CPU system is powered on
- When the RUN/STOP switch of CPU No.1 is switched from STOP to RUN
- At intervals of one second after the multiple CPU system starts up

The clock data includes year, month, day, day of the week, hour, minute, and second information.

Since CPU No.1 sets the clock data at intervals of one second, an error of one second (maximum) may occur in clock data of CPU modules other than CPU No.1.

When an error has occurred, some intelligent function modules store the code and time (clock data read from the QCPU) corresponding to the error into the buffer memory. Those modules store the clock data of CPU No.1 as the error time regardless of whether the modules are controlled by CPU No.1 or not.

# 4.5 Resetting a Multiple CPU System

In a multiple CPU system, resetting the QCPU used as CPU No.1 resets all the modules (CPU modules, I/O modules, and intelligent function modules) in the system.

#### (1) If a stop error exists any of the CPU modules in the multiple CPU system

Reset CPU No.1 or power off and on the multiple CPU system. The system cannot be restored by resetting any CPU module other than CPU No.1.



Point P

Do not individually reset the CPU modules other than CPU No.1 in the multiple CPU system.

- If reset, "MULTI CPU DOWN" (error code: 7000) will occur and the entire multiple CPU system stops.
  - Depending on the timing in which any of CPU modules other than CPU No.1 is reset, an error other than "MULTI CPU DOWN" (error code: 7000) may occur, causing the other CPU modules to stop.
  - If any of CPU modules other than CPU No.1 is reset, "MULTI CPU DOWN" (error code: 7000) will occur regardless of the "Operation Mode" setting in PLC parameter ("Multiple CPU Setting").

# **4.6** System Operation When a Stop Error Occurs

The multiple CPU system operation differs depending on the CPU module where a stop error has occurred.

#### (1) When a stop error has occurred in CPU No.1

"MULTI CPU DOWN" (error code: 7000) occurs in all the other CPU modules and the operation of the multiple CPU system stops.

#### (2) When a stop error has occurred in a CPU module other than CPU No.1

The operating status of the system (whether to stop the entire system or not) depends on the "Operation Mode" setting in PLC parameter ("Multiple CPU Setting").

Parameters are set by default so that the operations of all the CPU modules stop.

To continue operations, uncheck the "All station stop by stop error of PLC 'n'" checkbox of the corresponding CPU module.



#### (a) When the "All station stop by stop error of CPU 'n'" checkbox is checked

If a stop error occurs in the CPU module for which "All station stop by stop error of PLC 'n'" has been set, "MULTI CPU DOWN" (error code: 7000) occurs in all the other CPU modules and the operation of the multiple CPU system stops.

#### (b) When the "All station stop by stop error of CPU 'n'" checkbox is not checked

If a stop error occurs in the CPU module for which "All station stop by stop error of PLC 'n'" has not been set, "MULTI EXE. ERROR" (error code: 7020) occurs in all the other CPU modules, but the operation of the multiple CPU system continues.

However, if a major error occurs in the CPU module 'n', "MULTI CPU DOWN" (error code: 7000) occurs in all the other CPU modules and the operation of the multiple CPU system stops regardless of the PLC parameter setting.

## Point P

If a stop error occurs, "MULTI CPU DOWN" (error code: 7000) will occur in the CPU module where the stop error has been detected. Depending on the timing of error detection, "MULTI CPU DOWN" may be detected in another CPU module due to secondary-occurred "MULTI CPU DOWN".

For example, if a stop error occurs in CPU No.2, the operation of CPU No.3 stops. Depending on the timing of error detection, the operation of CPU No.1 may stop due to the stop error of CPU No.3, not the error of CPU No.2.



Because of this, CPU No. different from the one of the first error CPU module may be stored in the common error information field. To restore the system, eliminate the error cause of the CPU module that has been stopped by an error other than "MULTI CPU DOWN".

In the following example, the error cause (other than "MULTI CPU DOWN") of CPU No.2 shall be eliminated.

| PLC Diagnostics                                         | ×                                                                                                                                                                                                                                 |                             |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Monitor Status<br>Monitoring                            | Connection Channel List Serial Port PLC Module Connection System Image                                                                                                                                                            |                             |
|                                                         | Model Name         Operation         Switch           © IOBSUB/KPU         STOP         RUN           2OSUB/KPU         STOP         RUN                                                                                          |                             |
| The function menu is<br>extended from the PLC<br>image. | 3 GOBLOVCPU STOP RUN     4 Uninstalled/Blank     Error Information                                                                                                                                                                |                             |
| QOSUDVCPU                                               | Error Information ○ Continuation Error Information (₩) ○ PLC Status Information ○ Serial Communication Error                                                                                                                      |                             |
| NODE RUN                                                | Current Error Change the window size and position after error jump PLC Status No. Current Error(Abbreviation) Current Error(Detail) Year/Month/Day Time ErrorJump                                                                 |                             |
| USER<br>BAT.<br>BOOT                                    | 1         A         7000         Multi CPU DOWN         Multi CPU DOWN         2013-02-18         19:05:27           2         4         410.         OPERATION ERROR         OPERATION ERROR         2013-02-18         19:05:25 | Eliminate this error cause. |
| SD CARD                                                 | 3         A         7000         Multi CPU DOWN         Multi CPU DOWN         2013-02-18         19:05:25         Emor Help           4                                                                                          |                             |
|                                                         | Error History( PLC No. 1) Occurrence Order Display Descending 💌           Status         No.         Error Message(Abbreviation)         Error Message(Detail)         Year/Month/Day         Time         A                      |                             |
| ▼ PULL                                                  | A 7000 MULTI CPU DOWN MULTI CPU DOWN 2013-02-18 19:05:27 Clear History                                                                                                                                                            |                             |
|                                                         | Error Jump                                                                                                                                                                                                                        |                             |
| A PULL USB                                              | Error Hgb                                                                                                                                                                                                                         |                             |
| 10BASE-T/100BASE-TX                                     | Status Icon Legend     Major Error                                                                                                                                                                                                |                             |
|                                                         | A Moderate Error                                                                                                                                                                                                                  |                             |
|                                                         | User-Specified     Minor Error                                                                                                                                                                                                    |                             |
|                                                         |                                                                                                                                                                                                                                   |                             |
| Stop Monitor Create                                     | CSV Ele Close                                                                                                                                                                                                                     |                             |
|                                                         |                                                                                                                                                                                                                                   |                             |

#### (3) System restoration procedure

The following is the procedure for restoring the system.

- **1.** Check the error CPU No. and error cause in the "PLC diagnostics" window using the programming tool.
- 2. Eliminate the error cause.
- **3.** Reset CPU No.1 or power off and on the system.

All the CPU modules in the multiple CPU system are reset and the system is restored.

4.6

System Operation When a Stop Error Occurs

# CHAPTER 5 ACCESS BETWEEN CPU MODULES AND OTHER MODULES

This chapter describes the access between CPU modules and other modules (I/O modules and intelligent function modules).

# 5.1 Access to Controlled Modules

In a multiple CPU system, CPU modules access I/O modules and intelligent function modules in the same way as in a single CPU system. (CPU modules refresh input (X) and output (Y) data, and read/write data from/to the buffer memory of intelligent function modules.)

# **5.2** Access to Non-controlled Modules

Access to non-controlled modules is restricted as shown below.

O: Accessible ×: Inaccessible

| Access target                   |       | "I/O Sharing When Using Multiple CPUs" in PLC parameter |                   |  |  |
|---------------------------------|-------|---------------------------------------------------------|-------------------|--|--|
| Access larger                   |       | Disabled (not checked)                                  | Enabled (checked) |  |  |
| Input (X)                       |       | ×                                                       | 0                 |  |  |
| Output (Y)                      | Read  | ×                                                       | 0                 |  |  |
|                                 | Write | ×                                                       | ×                 |  |  |
| Buffer memory of an intelligent | Read  | 0                                                       | 0                 |  |  |
| function module                 | Write | ×                                                       | ×                 |  |  |

Point P

- The on/off data of the I/O modules, I/O combined modules, and intelligent function modules controlled by other CPU
  modules can be used as an interlock of the host CPU module or to check the status of output to external devices
  controlled by other CPU modules.
- The on/off status of input (X) and output (Y) can be read by setting "I/O Sharing When Using Multiple CPUs" in PLC parameter. (The on/off status cannot be written to the devices.)
- Data in the buffer memory of intelligent function modules can be read regardless of the "I/O Sharing When Using Multiple CPUs" setting. (The data cannot be written to the buffer memory.)

# 5.2.1 Loading input (X) data

Data in the input (X) of input modules and intelligent function modules controlled by other CPU modules can be loaded in accordance with the "I/O Sharing When Using Multiple CPUs" setting in PLC parameter ("Multiple CPU Setting").



### (1) When the "All CPUs Can Read All Inputs" checkbox is checked

The on/off data of input modules and intelligent function modules controlled by other CPU modules can be loaded. The on/off data are loaded during input refresh processing before the program operation starts. The on/off data can also be loaded by using the direct access input (DX).



On/off data can be loaded from modules controlled by another control CPU.

#### (a) Modules that can load input (X) data

Data in the input (X) can be loaded from the following modules mounted on the main base unit or extension base unit.

| Module type set<br>in PLC parameter ("I/O Assignment") | Mounted module                    |  |  |  |
|--------------------------------------------------------|-----------------------------------|--|--|--|
|                                                        | Input module                      |  |  |  |
|                                                        | High-speed input module           |  |  |  |
| Blank                                                  | I/O combined module <sup>*1</sup> |  |  |  |
|                                                        | Intelligent function module       |  |  |  |
|                                                        | Input module                      |  |  |  |
| Input                                                  | High speed input module           |  |  |  |
| Hi, Input<br>I/O Mix                                   | Output module <sup>*2</sup>       |  |  |  |
|                                                        | I/O combined module <sup>*1</sup> |  |  |  |
| Intelligent                                            | Intelligent function module       |  |  |  |

\*1 When input (X) of the QX48Y57 (I/O combined module) is targeted, data in Xn8 to XnF (output part) are loaded as all points off.



\*2 When input (X) of an output module is targeted, data are loaded as all points off.

#### (b) Modules that cannot load input (X) data

Input data of empty slots and MELSECNET/H or CC-Link network remote stations controlled by other CPU modules cannot be loaded. To use the input data (on/off data) in a CPU module other than the control CPU, perform auto refresh using the CPU shared memory. (

### Point P

If the input data loaded from other CPU modules are forcibly turned on/off in the host CPU module, the data will be set into the specified forced on/off status. ( ) User's Manual (Function Explanation, Program Fundamentals) for the CPU module used)

#### (2) When the "All CPUs Can Read All Inputs" checkbox is not checked

The on/off data of input modules and intelligent function modules controlled by other CPU modules cannot be loaded. Data in the input (X) remain at off.

# 5.2.2 Loading output (Y) data

Data in the output (Y) of output modules and intelligent function modules controlled by other CPU modules can be loaded in accordance with the "I/O Sharing When Using Multiple CPUs" setting in PLC parameter ("Multiple CPU Setting").

| We down a the set of the model of the set o |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### (1) When the "All CPUs Can Read All Outputs" checkbox is checked

The on/off data of output modules and intelligent function modules controlled by other CPU modules can be loaded to the output (Y) of the host CPU module.



On/off data can be loaded from modules controlled by another control CPU.

#### (a) Modules that can load output (Y) data

Data in the output (Y) can be loaded from the following modules mounted on the main base unit or extension base unit.

| Module type set<br>in PLC parameter ("I/O Assignment") | Mounted module              |  |  |  |  |
|--------------------------------------------------------|-----------------------------|--|--|--|--|
|                                                        | Output module               |  |  |  |  |
| Blank                                                  | I/O combined module         |  |  |  |  |
|                                                        | Intelligent function module |  |  |  |  |
| Outrut                                                 | Input module                |  |  |  |  |
| Output<br>I/O Mix                                      | Output module               |  |  |  |  |
|                                                        | I/O combined module         |  |  |  |  |
| Intelligent                                            | Intelligent function module |  |  |  |  |

#### (b) Modules that cannot load output (Y) data

Output data of empty slots and MELSECNET/H or CC-Link network remote stations controlled by other CPU modules cannot be loaded. To use the output data in a CPU module other than the control CPU, perform auto refresh using the CPU shared memory and send the output data of remote stations from the control CPU to other CPU modules. ([] Page 120, Section 6.1)

### Point P

If the output loaded from other CPU modules is forcibly turned on/off in the host CPU module, the data will be set into the specified forced on/off status. ( ) User's Manual (Function Explanation, Program Fundamentals) for the CPU module used)

#### (2) When the "All CPUs Can Read All Outputs" checkbox is not checked

The on/off data of output modules and intelligent function modules controlled by other CPU modules cannot be loaded. Data in the output (Y) remain at off.

# **5.2.3** Output to output modules and intelligent function modules

The on/off data cannot be output to non-controlled modules.

If the output status of the output module or intelligent function module controlled by other CPU modules is turned on/off by the program, the corresponding output status changes only within the CPU module. (The on/off data is not output to the corresponding output module or intelligent function module.)



# **5.2.4** Access to the intelligent function module buffer memory

Data in the buffer memory of intelligent function modules controlled by other CPU modules can be read regardless of the "I/O Sharing When Using Multiple CPUs" setting in PLC parameter ("Multiple CPU Setting").

#### (1) Reading data from the buffer memory

Data can be read from the buffer memory of intelligent function modules controlled by other CPU modules in the same way as in a single CPU system.



#### (2) Writing data to the buffer memory

Data cannot be written to the buffer memory of intelligent function modules. If data is written to the buffer memory of an intelligent function module controlled by another CPU module, "SP.UNIT ERROR" (error code: 2116) occurs.



# 5.2.5 Access using the link direct device

Only the control CPU can execute instructions using the link direct device to access I/O modules and intelligent function modules.

The link direct device cannot be used to access modules controlled by other CPU modules. If an instruction using the link direct device is executed to access a module controlled by another CPU module , "OPERATION ERROR" (error code: 4102) occurs.



# 5.3 Access From a Programming Tool

This section describes access from a programming tool to modules in a multiple CPU system.

#### (1) Access to QCPUs

A programming tool can read/write parameters and programs from/to the QCPU connected as well as monitor and test the entire system. To access another QCPU via the QCPU connected, specify the target CPU No. in "Multiple CPU Setting" on the "Transfer Setup" window.

#### (a) When the target CPU module is not specified



#### (b) When the target CPU module is specified



Specify "PLC No.2".

### (2) Access to controlled and non-controlled modules

A programming tool can access modules both controlled and not controlled by the QCPU connected. The programming tool connected to one QCPU can access all the modules controlled by any QCPU in the multiple CPU system.

The programming tool can also access QCPUs on other stations in the same network such as CC-Link IE, MELSECNET/H, or Ethernet.



#### (3) Access from the programming tool connected to another station

The programming tool connected to another station in the same network can access all the QCPUs in the multiple CPU system.



# **5.4** Accessible QCPUs when GOT is connected

For the connected GOT, QCPUs that can be accessed differ depending on the connection method. ( D Manual for the GOT used)

# CHAPTER 6 COMMUNICATIONS AMONG CPU MODULES

This chapter describes data communications among CPU modules in a multiple CPU system.

### (1) Communication methods

The following table lists the communication methods available among CPU modules.

|            | Item                                                                               | Description                                                                                                              | Reference               |  |  |
|------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|
| Com<br>men | nmunications using the CPU shared nory                                             | Data communications is performed among CPU modules using the internal memory of each CPU module.                         | Page 120, Section 6.1   |  |  |
|            | Auto refresh<br>(using the auto refresh area)                                      | Data communications is automatically performed among CPU                                                                 | Page 124, Section 6.1.1 |  |  |
|            | Auto refresh<br>(using the multiple CPU high-speed<br>transmission area)           | modules in accordance with the settings in the programming tool.                                                         | Page 137, Section 6.1.2 |  |  |
|            | By programs                                                                        | Data communications is performed among CPU modules by executing programs.                                                | Page 152, Section 6.1.3 |  |  |
|            | imunications by motion dedicated uctions                                           | Data communications is performed between a QCPU and a Motion CPU by executing motion dedicated instructions.             | Page 162, Section 6.2   |  |  |
|            | munications among CPU modules by cated instructions                                | Data communications is performed among CPU modules by executing dedicated instructions.                                  | -                       |  |  |
|            | Reading/writing device data between QCPU and Motion CPU                            | Device data are read/written between a QCPU and a Motion CPU.                                                            | Page 164, Section 6.3.1 |  |  |
|            | Starting an interrupt program from<br>QCPU to C Controller module/PC<br>CPU module | An interrupt program is started from a QCPU to a C Controller module/PC module/PC CPU module.                            |                         |  |  |
|            | Reading/writing device data between QCPUs                                          | vice data between Device data are read/written between Universal model QCPUs (except the Q00UCPU, Q01UCPU, and Q02UCPU). |                         |  |  |

### (2) Communications among CPU modules

Communications availability differs depending on the CPU modules used as the communication source and target.

| Communication-                                               |                                                                                                                       |                                                                                                             | Communicati<br>CPU share                                  | -                          | Communications by motion                | Communications<br>among CPU<br>modules by<br>dedicated<br>instructions |  |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------|-----------------------------------------|------------------------------------------------------------------------|--|
| source CPU<br>module                                         | Communication-                                                                                                        | arget CPU module                                                                                            | Auto refresh                                              | Program                    | dedicated<br>instructions <sup>*1</sup> |                                                                        |  |
| Basic model QCPU                                             | Motion CPU                                                                                                            | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T)                                             | 0                                                         | 0                          | 0                                       | 0                                                                      |  |
|                                                              | C Controller module                                                                                                   |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | PC CPU module                                                                                                         |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | High Performance mod<br>Process CPU,<br>Universal model QCPU                                                          |                                                                                                             | 0                                                         | 0                          | ×                                       | ×                                                                      |  |
| High Performance<br>model QCPU,<br>Process CPU               | Motion CPU                                                                                                            | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T)                                             | 0                                                         | 0                          | 0                                       | 0                                                                      |  |
|                                                              | C Controller module                                                                                                   | •                                                                                                           | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | PC CPU module                                                                                                         |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | Motion CPU                                                                                                            | Q172CPUN(-T),<br>Q173CPUN(-T),<br>Q172HCPU(-T),<br>Q173HCPU(-T)                                             | 0                                                         | 0                          | 0                                       | 0                                                                      |  |
| Universal model<br>QCPU<br>(Q00UCPU,<br>Q01UCPU,<br>Q02UCPU) | C Controller module                                                                                                   | Q06CCPU-V,<br>Q06CCPU-V-B,<br>Q12DCCPU-V,<br>Q24DHCCPU-V,<br>Q24DHCCPU-VG,<br>Q24DHCCPU-LS,<br>Q26DHCCPU-LS | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | PC CPU module                                                                                                         |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | High Performance mod<br>CPU                                                                                           | del QCPU, Process                                                                                           | 0                                                         | 0                          | ×                                       | ×                                                                      |  |
|                                                              | Universal model QCPU                                                                                                  | J                                                                                                           | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
| Universal model<br>QCPU (Except the                          | Motion CPU                                                                                                            | Q172DCPU(-S1),<br>Q173DCPU(-S1),<br>Q172DSCPU,<br>Q173DSCPU                                                 | 0                                                         | 0                          | 0                                       | 0                                                                      |  |
| Q00UCPU,<br>Q01UCPU, and<br>Q02UCPU)                         | C Controller module<br>Q24DHCCPU-V,<br>Q24DHCCPU-V,<br>Q24DHCCPU-V,<br>Q24DHCCPU-VG,<br>Q24DHCCPU-LS,<br>Q26DHCCPU-LS |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
|                                                              | PC CPU module                                                                                                         |                                                                                                             | 0                                                         | 0                          | ×                                       | 0                                                                      |  |
| Reference                                                    |                                                                                                                       |                                                                                                             | Page 137,<br>Section 6.1.2,<br>Page 152,<br>Section 6.1.3 | Page 161,<br>Section 6.1.4 | Page 162, Section<br>6.2                | Page 164, Section<br>6.3                                               |  |

O: Communications available ×: Communications not available

\*1 There are restrictions on available instructions depending on the version of the Motion CPU used. ( 🛄 Manual for the Motion CPU used)

# 6.1 Communications Using the CPU Shared Memory

This section describes data communications among CPU modules in a multiple CPU system using the CPU shared memory.

#### (1) CPU shared memory

The CPU shared memory is a data storage area in a CPU module and used to read/write data among CPU modules in a multiple CPU system.

|       | Area                               | Description                                                                                                                                                                                                                                                   | Reference                                               |
|-------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Host  | CPU operation information area     | An area used to store error information and LED status of the CPU module                                                                                                                                                                                      | Page 121, Section 6.1 (2),<br>Page 123, Section 6.1 (3) |
| Syste | em area                            | An area used by the operating system of the CPU module                                                                                                                                                                                                        | -                                                       |
| Auto  | refresh area                       | An area used to communicate data by auto refresh.<br>This area starts from the next address of the last address in the<br>system area.                                                                                                                        | Page 121, Section 6.1 (2),<br>Page 124, Section 6.1.1   |
| User  | setting area                       | An area used to communicate data by a program.<br>This area is assigned to the later addresses of those used for the<br>auto refresh area. If auto refresh is not performed, the area starts<br>from the next address of the last address in the system area. | Page 121, Section 6.1 (2),<br>Page 152, Section 6.1.3   |
|       | ole CPU high speed<br>mission area | An area to communicate data with other CPU modules in the multiple CPU system using Universal model QCPUs (except the Q00UCPU, Q01UCPU, and Q02UCPU)                                                                                                          | Page 121, Section 6.1 (2)                               |
|       | User setting area                  | An area used to communicate data by a program. This area is assigned to the address $10000_{\rm H}$ and later of the CPU shared memory.                                                                                                                       | Page 152, Section 6.1.3                                 |
|       | Auto refresh area                  | An area used to communicate data by auto refresh                                                                                                                                                                                                              | Page 137, Section 6.1.2                                 |

The CPU shared memory consists of the areas listed below.

### Point P

Use of the multiple CPU high speed transmission area enables high-speed transmission by reducing the increase in scan time. Some conditions apply to using the area.

- Data communications by auto refresh: Page 137, Section 6.1.2
- Data communications by programs: Page 152, Section 6.1.3

# (2) CPU shared memory configuration and availability of data communications by programs

The following shows the CPU shared memory configuration and the availability of data communications by programs using the CPU shared memory.

Basic model QCPU

|                                             |                                     | [     | Host           | CPU                    | Other         | CPUs             |
|---------------------------------------------|-------------------------------------|-------|----------------|------------------------|---------------|------------------|
|                                             | CPU shared memory                   |       | Write          | Read                   | Write         | Read             |
| (0н) 0<br>to to<br>(5Fн) 95                 | Host CPU operation information area |       | ×              | 0                      | ×             | 0                |
| (60н) 96<br>to to<br>(ВFн) 191<br>(С0н) 192 | System area                         |       | ×              | ×                      | ×             | ○ *1             |
|                                             | Auto refresh area                   |       | ×              | ×                      | ×             | ×                |
| to to<br>(1FFн) 511                         | User setting area                   |       | 0              | 0                      | ×             | 0                |
|                                             |                                     | : Cor | nmunications a | available, $	imes$ : ( | Communication | is not available |

\*1 The system area is used to communicate data using motion dedicated instructions. For applications and uses of the system area, refer to the programming manual for the Motion CPU used.

|                                                        |                                        | Host  | CPU  | Other | CPUs        |  |
|--------------------------------------------------------|----------------------------------------|-------|------|-------|-------------|--|
|                                                        | CPU shared memory                      | Write | Read | Write | Read        |  |
| (0н) 0<br>to to<br>(1FFн) 511                          | Host CPU operation<br>information area | ×     | ×    | ×     | 0           |  |
| (200н) 512<br>to to<br>(7FFн) 2047                     | System area                            | ×     | ×    | ×     | <b>○</b> *1 |  |
| (800н) 2048                                            | Auto refresh area                      | ×     | ×    | ×     | ×           |  |
| to to<br>(FFFн) 4095                                   | User setting area                      | 0     | ×    | ×     | 0           |  |
| C: Communications available, X: Communications not ava |                                        |       |      |       |             |  |

· High Performance model QCPU and Process CPU

\*1 The system area is used to communicate data using motion dedicated instructions. For applications and uses of the system area, refer to the programming manual for the Motion CPU used.

#### Universal model QCPU

|                          |                      |                                                            | Host             | CPU         | Other       | · CPU         |
|--------------------------|----------------------|------------------------------------------------------------|------------------|-------------|-------------|---------------|
|                          |                      | CPU shared memory                                          | Write            | Read        | Write       | Read          |
| (0н)<br>to<br>(1FFн)     | G0<br>to<br>G511     | Host CPU operation<br>information area                     | ×                | 0           | ×           | 0             |
| (200н)<br>to<br>(7FFн)   | G512<br>to<br>G2047  | System area                                                | ×                | ×           | ×           | 0             |
| (800н)                   | G2048                | Auto refresh area                                          | ×                | ×           | ×           | ×             |
| to<br>(FFFн)             | to<br>G4095          | User setting area                                          | 0                | 0           | ×           | 0             |
| (1000н)<br>to<br>(270Fн) | G4096<br>to<br>G9999 | Use-prohibited area*1                                      | ×                | ×           | ×           | ×             |
| (2710н)<br>to<br>(5F0Fн) | to<br>Max.           | Multiple CPU high speed<br>transmission area <sup>*1</sup> | 0                | 0           | ×           | 0             |
|                          |                      | ⊖: Commu                                                   | nications availa | ble, ×: Com | munications | not available |

\*1 The Q00UCPU, Q01UCPU, and Q02UCPU do not have the use-prohibited area and the multiple CPU high speed transmission area.

### (3) Host CPU operation information area

#### (a) Information stored

The following information about the host CPU module is stored in this area.<sup>\*1</sup> In a single CPU system, all the values are set to 0.

| Shared<br>memory<br>address              | Name                                                                                                                             | Meaning                                         | Description <sup>*2</sup>                                                                                                                                                                                                  | Corresponding special register |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 0 <sub>H</sub>                           | Information<br>existence                                                                                                         | Information<br>existence flag                   | <ul> <li>This is an area to check whether information is stored in the host CPU operation information area (1<sub>H</sub> to 1F<sub>H</sub>).</li> <li>0: Information not stored</li> <li>1: Information stored</li> </ul> | -                              |
| 1 <sub>H</sub>                           | Diagnostic error         Diagnostic error         The error code of an error detected by the diagnostics is stored in binary.    |                                                 |                                                                                                                                                                                                                            |                                |
| 2 <sub>H</sub>                           | The year and month when the error code was stored in the CPU shared memory (address: 1 <sub>H</sub> ) are stored in 2-digit BCD. |                                                 |                                                                                                                                                                                                                            | SD1                            |
| 3 <sub>H</sub>                           | Clock time for<br>diagnosis error<br>occurrence                                                                                  | Clock time for<br>diagnosis error<br>occurrence | The day and hour when the error code was stored in the CPU shared memory (address: $1_H$ ) are stored in 2-digit BCD.                                                                                                      | SD2                            |
| 4 <sub>H</sub>                           |                                                                                                                                  |                                                 | The minute and second when the error code was stored in the CPU shared memory (address: $1_H$ ) are stored in 2-digit BCD.                                                                                                 | SD3                            |
| 5 <sub>H</sub>                           | Error information category code                                                                                                  | Error information category code                 | A category code indicating an error information type (error common information or error individual information) is stored.                                                                                                 | SD4                            |
| 6 <sub>H</sub><br>to<br>10 <sub>H</sub>  | Error common information                                                                                                         | Error common information                        | The common information corresponding to the error code is stored.                                                                                                                                                          | SD5<br>to<br>SD15              |
| 11 <sub>H</sub><br>to<br>1B <sub>H</sub> | Error individual information                                                                                                     | Error individual information                    | The individual information corresponding to the error code is stored.                                                                                                                                                      | SD16<br>to<br>SD26             |
| 1C <sub>H</sub>                          | Not used                                                                                                                         | _                                               | Use prohibited                                                                                                                                                                                                             | -                              |
| 1D <sub>H</sub>                          | Switch status                                                                                                                    | Switch status of a CPU module                   | The switch status of the CPU module is stored.                                                                                                                                                                             | SD200                          |
| 1E <sub>H</sub>                          | LED status                                                                                                                       | LED status of a<br>CPU module                   | The LED status of the CPU module is stored.                                                                                                                                                                                | SD201                          |
| 1F <sub>H</sub>                          | CPU operating status                                                                                                             | Operating status of<br>a CPU module             | The operating status of the CPU module is stored.                                                                                                                                                                          | SD203                          |

\*1 Motion CPUs do not use the areas  $5_H$  to  $1C_H$ .

If data in the areas  $5_{\rm H}$  to  $1C_{\rm H}$  are read from a Motion CPU, the data will be read as "0".

\*2 For details, refer to the description of the corresponding special register areas in the User's Manual (Hardware Design, Maintenance and Inspection) for the CPU module used.

#### (b) Reading data

Other QCPUs in the multiple CPU system can read data in the host CPU operation information area by executing the FROM instruction or the instructions using the cyclic transmission area device (U3En\G□). Use the read data for monitoring purposes only because there is a delay in updating data.

This section describes data communications by auto refresh using the auto refresh area in the CPU shared memory.

Point P

Data communications by auto refresh can also be performed using the auto refresh area in the multiple CPU high speed transmission area. Use of the multiple CPU high speed transmission area can reduce the increase in scan time. Some conditions apply to using the area. (

#### (1) Communications by auto refresh

#### (a) Overview

Auto refresh communicates data using the auto refresh area in the CPU shared memory. Data are automatically read/written among all the CPU modules in the multiple CPU system by setting "Communication Area Setting (Refresh Setting)" in PLC parameter ("Multiple CPU Setting").

Since auto refresh automatically reads device data in other CPU modules, the host CPU module can use those device data.

Point P

Auto refresh increases the scan time in the multiple CPU system. (EPP Page 194, Appendix 4)

Ex. Operations when CPU No.1 performs auto refresh of data in B0 to B1F (32 points) and CPU No.2 performs auto refresh of data in B20 to B3F (32 points)



Processing performed during END processing of CPU No.1

CPU No.1 transfers the device data (B0 to B1F) to the auto refresh area in its own CPU shared memory.
 CPU No.1 reads the data in the auto refresh area of the CPU No.2's CPU shared memory and stores them in B20 to B3F of its own.

Processing performed during END processing of CPU No.2

2) CPU No.2 transfers the device data (B20 to B3F) to the auto refresh area in its own CPU shared memory.

3) CPU No.2 reads the data in the auto refresh area of the CPU No.1's CPU shared memory and stores them in B0 to B1F of its own.

#### (b) Executing auto refresh

Auto refresh is executed when the CPU modules are in RUN, STOP, or PAUSE status. Auto refresh cannot be executed when a stop error has occurred in any of the CPU modules.

If a stop error occurs in a CPU module, the other modules will hold the data prior to the stop error. In the figure on Page 124, Section 6.1.1 (1) (a), for example, if the status of B20 is on when a stop error occurs in CPU No.2, the B20 in CPU No.1 will remain on.

#### (2) Auto refresh settings

To communicate data by auto refresh, set the ranges (number of points) to be sent by each CPU module ("CPU Specific Send Range") and the devices for storing data ("PLC Side Device") in PLC parameter ("Multiple CPU Setting").

<sup>™</sup> Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [Multiple CPU Setting] ⇔ "Communication Area Setting (Refresh Setting)"



#### (a) "Change Screens"

Up to four auto refresh ranges can be set. Set and switch the ranges in this parameter. With different settings, on/off data in bit devices and other data in word devices can be auto-refreshed separately.

#### (b) "CPU Specific Send Range"

Set the number of points in the CPU shared memory in increments of two points (two words). (If a bit device is specified in "PLC Side Device", two points equal to 32 points.)

If the number of points is set to "0", the data of the corresponding CPU module is not refreshed.

The following number of send points can be set for each CPU module.

| QCPU                                                                 | Number of send points                                                                                                                                                           |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic model QCPU                                                     | <ul> <li>Basic model QCPU: 320 words</li> <li>Motion CPU, C Controller module, PC CPU module: 2048 words</li> <li>All CPU modules in total: 4416 points (4416 words)</li> </ul> |
| High Performance model QCPU,<br>Process CPU,<br>Universal model QCPU | <ul> <li>Total of four ranges per CPU module: Up to 2K words</li> <li>All CPU modules in total: 8K points (8K words)</li> </ul>                                                 |

## Point P

Set the same number of send points for all the CPU modules in the multiple CPU system. If not, "PARAMETER ERROR" will be detected in the consistency check.

Ex. To refresh data in B0 to B1F (32 points) of CPU No.1 and B20 to B3F (32 points) of CPU No.2, set "2" in "Points" because the link relay (B) is a bit device.

| Multiple CPU H | Jitiple CPU High Speed Transmission Area Setting Communication Area Setting (Refresh Setting) |      |              |              |                  |         |                           |                                                       |  |
|----------------|-----------------------------------------------------------------------------------------------|------|--------------|--------------|------------------|---------|---------------------------|-------------------------------------------------------|--|
| Change So      | creens Settin                                                                                 | ng i | 1 🔻          | 🔲 Set Starti | ng Devices for e | ach PLC |                           | When the number of points in the CPU shared memory is |  |
|                | CPU S                                                                                         | pe   | cific Send P | Range        | PLC Side         | Device  | ]                         | set to "2" and a bit device is                        |  |
| PLC            | PLC AutoRefresh Area Caution) Start Device B0                                                 |      |              |              |                  |         | _ specified for "PLC Side |                                                       |  |
|                | Points(*1)                                                                                    | Ν    | Start        | End          | Start            | End     |                           | Device", 32 points of data                            |  |
| PLC No 1       | 2                                                                                             |      | 0000         | 0001         | BO               | B1F     |                           | can be refreshed                                      |  |
| PLC No.2       | 2                                                                                             |      | 0000         | 0001         | B20              | B3F     |                           | can be reneshed.                                      |  |
| PLC No.3       | 0                                                                                             |      |              |              |                  |         | 1                         |                                                       |  |
| PLC No.        | 0                                                                                             | 7    |              |              |                  |         |                           |                                                       |  |
|                | Since the number of points for CPU No.3 and No.4 is set to "0", data are not refreshed.       |      |              |              |                  |         |                           |                                                       |  |

#### [Auto refresh processing]



The auto refresh area in the CPU shared memory occupies a total points set for Setting 1 to 4. When the number of send points is set, the corresponding start and end addresses of the auto refresh area are automatically displayed in hexadecimal offset values.

Ex. For the CPU module having two auto refresh area settings (Setting 1 and 2), the end address of the auto refresh area will be the one "start address of the auto refresh area + offset value of Setting 2". In the following example, CPU No.1 and No.2 use the area from the start address of the auto refresh area to 0011<sub>H</sub>, and CPU No.4 uses the area from the start address of the auto refresh area to 0021<sub>H</sub>. For the CPU module having only one auto refresh area setting (Setting 1), the end address of the auto refresh area will be the one set in Setting 1. In the following example, CPU No.3 uses only the area set in Setting 1.



#### (c) "PLC Side Device"

Set auto refresh target devices. The following devices can be set.

| Device                | Restriction                                        |
|-----------------------|----------------------------------------------------|
| Data register (D),    |                                                    |
| Link register (W),    | -                                                  |
| File register (R, ZR) |                                                    |
| Link relay (B),       |                                                    |
| Internal relay (M),   | Specify 0 or multiples of 16 for the start number. |
| Output (Y)            |                                                    |

There are two auto refresh device range setting methods.\*1

- · Setting device ranges sequentially from the start device number of CPU No.1
- · Setting device ranges for each CPU module freely
- \*1 Auto refresh devices of the following QCPUs can only be set sequentially from the start device of CPU No.1.
  - Basic model QCPU
  - High Performance model QCPU with a serial number (first five digits) of "07031" or earlier
  - Process CPU

In addition, when GX Developer version 8.22Y or earlier is used, auto refresh devices shall only be set sequentially from the start device of CPU No.1.

| Change So | reens Settin | ig 1 💌 (       | 🔲 Set Starti | ng Devices for e | ach PLC | ─ Set Starting Devices for each PLC:                                            |
|-----------|--------------|----------------|--------------|------------------|---------|---------------------------------------------------------------------------------|
|           | CPU S        | pecific Send P | Range        | PLC Side         | Device  | Device ranges are set for each CPU                                              |
| PLC       | Auto Re      | fresh Area (C  | laution)     | Start Device     |         | module freely.                                                                  |
|           | Points(*1)   | Start          | End          | Start            | End     | Set Starting Devices for each PLC:                                              |
| PLC No.1  | 0            |                |              |                  |         | Device ranges are set sequentially from<br>the start device number of CPU No.1. |
| PLC No.2  | 0            |                |              |                  |         | the start device number of CFU No.1.                                            |
| PLC No.3  | 0            |                |              |                  |         |                                                                                 |
| PLC No.4  | 0            |                |              |                  |         |                                                                                 |
|           |              |                |              |                  |         |                                                                                 |

Each CPU module uses the device ranges corresponding to the points set for the module from the specified start device number as the auto refresh target ranges. Set device numbers so that the necessary amount of send points can be secured.

Different devices can be set for Setting 1 to 4.
 The same device can also be set as long as the device ranges for Setting 1 to 4 are not overlapped.

|          | CPU S      | pecific Send R | lange   | PLC Side     | Device |                              |
|----------|------------|----------------|---------|--------------|--------|------------------------------|
| PLC      | Auto Re    | fresh Area (C  | aution) | Start Device | BO     | Different devices can be set |
|          | Points(*1) | Start          | End     | Start        | End    | Setting 1 to 4.              |
| PLC No.1 | 2          | 0000           | 0001    | BO           | B1F    |                              |
| PLC No.2 | 2          | 0000           | 0001    | B20          | B3F    |                              |
| PLC No.3 | 4          | 0000           | 0003    | B40          | B7F    |                              |
| PLC No.4 | 2          | 0000           | 0001    | B80          | B9F    |                              |

#### Setting 1: The link relay (B) is specified.

#### Setting 2: The link register (W) is specified.

Change Screens Setting 2 💌 🔽 Set Starting Devices for each PLC

|          | CPU S      | ipecific Send P | Range    | PLC Side     | e Device |   |
|----------|------------|-----------------|----------|--------------|----------|---|
| PLC      | Auto Re    | efresh Area (C  | laution) | Start Device | WO       | F |
|          | Points(*1) | Start           | End      | Start        | End      |   |
| PLC No.1 | 16         | 0002            | 0011     | WO           | WOF      |   |
| PLC No.2 | 16         | 0002            | 0011     | W10          | W1F      |   |
| PLC No.3 | 0          |                 |          |              |          |   |
| PLC No.4 | 32         | 0002            | 0021     | W20          | W3F      |   |

Setting 3: The link relay (B) is specified.

Change Screens Setting 3 💌 🔽 Set Starting Devices for each PLC

| CPU S      | ipecific Send P                 | Range                                                                                                                             | PLC Side                                  |                                                                                                                                                                                                                                                                       |  |  |
|------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Auto Re    | efresh Area (C                  | aution)                                                                                                                           | Start Device                              | B100                                                                                                                                                                                                                                                                  |  |  |
| Points(*1) | Start                           | End                                                                                                                               | Start                                     | End                                                                                                                                                                                                                                                                   |  |  |
| 2          | 0012                            | 0013                                                                                                                              | B100                                      | B11F                                                                                                                                                                                                                                                                  |  |  |
| 2          | 0012                            | 0013                                                                                                                              | B120                                      | B13F                                                                                                                                                                                                                                                                  |  |  |
| 4          | 0004                            | 0007                                                                                                                              | B140                                      | B17F                                                                                                                                                                                                                                                                  |  |  |
| 4          | 0022                            | 0025                                                                                                                              | B180                                      | B1BF                                                                                                                                                                                                                                                                  |  |  |
|            | Auto Re<br>Points(*1)<br>2<br>2 | Auto Refresh Area O           Points(*1)         Start           2         0012           2         0012           4         0004 | 2 0012 0013<br>2 0012 0013<br>4 0004 0007 | Auto Refresh Area Caution)         Start Device           Points(*1)         Start         End         Start           2         0012         0013         B100           2         0012         0013         B120           4         0004         0007         B140 |  |  |

The same device can also be set for Setting 1 to 4. Make sure the device ranges are not overlapped. In the setting example here, since the link relay ranges B0 to B9F (160 points) are used for Setting 1, set the link relay ranges BA0 and later for Setting 3.

The start and end addresses are automatically calculated by the programming tool.

#### [Auto refresh processing]



6.1 Communications Using the CPU Shared Memory6.1.1 Communications by auto refresh (using the auto refresh area)

• Devices of Setting 1 to 4 can be set independently for each CPU module. For example, while the link relay (B) is set for CPU No.1, the internal relay (M) can be set for CPU No.2.



[Auto refresh processing]



Ex. Operations when executing auto refresh of four ranges (Setting 1: link relay (B), Setting 2: link register (W), Setting 3: data register (D), Setting 4: internal relay (M))



6

6.1 Communications Using the CPU Shared Memory6.1.1 Communications by auto refresh (using the auto refresh area)

- · There are following advantages if device ranges are set for each CPU module freely.
  - The order of the send ranges can be changed for each CPU module.
  - Since unnecessary refresh can set to be disabled, the system scan time will be reduced.

Ex. Changing the order of send ranges for each CPU module

The following is a setting example of auto refresh between the High Performance model QCPU used as CPU No.1 and the Motion CPU used as CPU No.2. By setting the device ranges freely, the device in the High Performance model QCPU can be matched to the that in the Motion CPU.

| Change Sc | Points(*1)         Start         End         Start         End           No.1         48         0000         002F         M3072         M3 |                |         | ach PLC      | Change Screens Setting 1 💌 🔽 Set Starting Devices for each PLC |          |                         |              |                               |                 |       |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|--------------|----------------------------------------------------------------|----------|-------------------------|--------------|-------------------------------|-----------------|-------|
|           | CPU S                                                                                                                                       | pecific Send R | lange   | PLC Side     | Device                                                         |          | CPU Specific Send Range |              |                               | PLC Side Device |       |
| PLC [     | Auto Re                                                                                                                                     | fresh Area 🔾   | aution) | Start Device |                                                                | PLC      | Auto Re                 | fresh Area 🤇 | sh Area Caution) Start Device |                 |       |
|           | Points(*1)                                                                                                                                  | Start          | End     | Start        | End                                                            |          | Points(*1)              | Start        | End                           | Start           | End   |
| PLC No.1  | 48                                                                                                                                          | 0000           | 002F    | M3072        | M3839                                                          | PLC No.1 | 48                      | 0000         | 002F                          | M3072           | M3839 |
| PLC No.2  | 66                                                                                                                                          | 0000           | 0041    | M2000        | M3055                                                          | PLC No.2 | 66                      | 0000         | 0041                          | M2000           | M3055 |
| PLC No.3  |                                                                                                                                             |                |         |              |                                                                | PLC No.3 |                         |              |                               |                 |       |
| PLC No.4  |                                                                                                                                             |                |         |              |                                                                | PLC No.4 |                         |              |                               |                 |       |

Setting of CPU No.1

Setting of CPU No.2



▼ Set Starting Devices for each PLC

Start Device

Start

PLC Side Device

D100

DO

End

D109

D9

#### Ex. Disabling unnecessary refresh

Unnecessary refresh can set to be disabled by not setting the device ranges of other CPU modules where auto refresh is not required. The device ranges of the host CPU module must be set.

The following is a setting example of auto refresh between CPU No.1 and each of other CPU modules (CPU No.2 to No.4).

Change Screens Setting 1

| Change So | reens Settin | ng 1 💌          | 🔽 Set Starti    | ng Devices for e | ach PLC |  |
|-----------|--------------|-----------------|-----------------|------------------|---------|--|
|           | CPU S        | ipecific Send R | PLC Side Device |                  |         |  |
| PLC       | Auto Re      | efresh Area - C | Start Device    |                  |         |  |
|           | Points(*1)   | Start           | End             | Start            | End     |  |
| PLC No.1  | 10           | 0000            | 0009            | D100             | D109    |  |
| PLC No.2  | 10           | 0000            | 0009            | D0               | D9      |  |
| PLC No.3  | 10           | 0000            | 0009            | D10              | D19     |  |

Setting of CPU No.1

0009

D20

 PLC
 Auto Re

 End
 Points(\*1)

 D109
 PLC No.1
 10

D29

PLC No.2

PLC No.3

PLC No.4

#### Setting of CPU No.2

End

0009

0009

0009

0009

-

CPU Specific Send Range

Auto Refresh Area Caution)

Start

10

10

10

0000

0000

0000

0000

Change Screens Setting 1 🔽 🔽 Set Starting Devices for each PLC

0000

10

PLC No.4

|          | CPU Specific Send Range |               |         | PLC Side Device |      |  |  |
|----------|-------------------------|---------------|---------|-----------------|------|--|--|
| PLC      | Auto Re                 | fresh Area -C | aution) | Start Device    |      |  |  |
|          | Points(*1)              | Start         | End     | Start           | End  |  |  |
| PLC No.1 | 10                      | 0000          | 0009    | D100            | D109 |  |  |
| PLC No.2 | 10                      | 0000          | 0009    |                 |      |  |  |
| PLC No.3 | 10                      | 0000          | 0009    | D0              | D9   |  |  |
| PLC No.4 | 10                      | 0000          | 0009    |                 |      |  |  |

| Change So  | reens Settin | ig 1 💌         | 🔽 Set Starti    | ng Devices for e | ach PLC |  |
|------------|--------------|----------------|-----------------|------------------|---------|--|
|            | CPU S        | pecific Send R | PLC Side Device |                  |         |  |
| PLC Auto R |              | fresh Area 🤇   | aution)         | Start Device     |         |  |
|            | Points(*1)   | Start          | End             | Start            | End     |  |
| PLC No.1   | 10           | 0000           | 0009            | D100             | D109    |  |
| PLC No.2   | 10           | 0000           | 0009            |                  |         |  |
| PLC No.3   | 10           | 0000           | 0009            |                  |         |  |
| PLC No.4   | 10           | 0000           | 0009            | D0               | D9      |  |

Setting of CPU No.3

Setting of CPU No.4



### 6

6.1 Communications Using the CPU Shared Memory
6.1.1 Communications by auto refresh (using the auto refresh area)

### (3) Precautions

#### (a) Local device setting (except the Basic model QCPU)

Device ranges set for the auto refresh target cannot be set as local devices. If set, the refresh data will not be updated.

# (b) Using the same file name as that of the program in the file register (except the Basic model QCPU)

Do not set the file register of each program as an auto refresh target device. If set, data are automatically refreshed to the file register corresponding to the scan execution type program executed last.

#### (c) Assurance of send data

Old data and new data may coexist (data inconsistency) in each CPU module due to the timing of refreshing data in the host CPU module and reading data in other CPU modules.

The following are the methods to prevent data inconsistency in data communications by auto refresh.

Preventing inconsistency of 32-bit data

Data inconsistency will not occur because the data transmission by auto refresh is performed only in units of 32 bits (parameters are set in increments of 32 bits).

• Preventing inconsistency of data exceeding 32 bits With auto refresh, data are read in descending order of the setting number in auto refresh setting parameter. To prevent data inconsistency, use the setting number lower than the setting data as an interlock device.

#### Ex. Auto refresh between a QCPU and a Motion CPU

The following are the program examples for the Basic model QCPU and Motion CPU when PLC parameters ("Communication Area Setting (Refresh Setting)" of "Multiple CPU Setting") are set as shown below.

| Setting No.           |          | CPU S  | Specific Send I | PLC Side Device |       |     |
|-----------------------|----------|--------|-----------------|-----------------|-------|-----|
| ("Change<br>Screens") | PLC      | Points | Start           | End             | Start | End |
| Cotting 1             | PLC No.1 | 2      | 00C0            | 00C1            | M0    | M31 |
| Setting 1             | PLC No.2 | 2      | 0800            | 0801            | M32   | M63 |
| Setting 2             | PLC No.1 | 10     | 00C2            | 00CB            | D0    | D9  |
| Setting 2             | PLC No.2 | 0      | _               | _               | _     | -   |

#### [Parameter setting]

Program example (sending side)







1) CPU No.1 creates send data.

2) CPU No.1 turns on the data setting complete bit.

(Auto refresh execution)

3) CPU No.2 detects the completion of send data setting.

4) CPU No.2 performs receive data processing.

5) CPU No.2 turns on the receive data processing complete bit.

(Auto refresh execution)

6) CPU No.1 detects the completion of the receive data processing, and turns off the data setting complete bit.

Ex. Auto refresh between QCPUs

The following are the program examples for the High Performance model QCPUs when PLC parameters ("Communication Area Setting (Refresh Setting)" of "Multiple CPU Setting") are set as shown below.

| Setting No.           |          | CPU S  | Specific Send | PLC Side Device |       |       |
|-----------------------|----------|--------|---------------|-----------------|-------|-------|
| ("Change<br>Screens") | PLC      | Points | Start         | End             | Start | End   |
| Setting 1             | PLC No.1 | 1024   | 0000          | 03FF            | D0    | D1023 |
| Setting               | PLC No.2 | 1024   | 0000          | 03FF            | D1024 | D2047 |

[Parameter setting]

Use D0.0 as an interlock device of CPU No.1 (data setting complete bit) and D1024.0 as an interlock device of CPU No.2 (receive data processing complete bit).

Program example (sending side) (CPU No.1)Program example (receiving side) (CPU No.2)



- 1) CPU No.1 creates send data.
- 2) CPU No.1 turns on the data setting complete bit.

(Auto refresh execution)

- 3) CPU No.2 detects the completion of send data setting.
- 4) CPU No.2 performs receive data processing.
- 5) CPU No.2 turns on the receive data processing complete bit.

(Auto refresh execution)

6) CPU No.1 detects the completion of the receive data processing, and turns off the data setting complete bit.

(Auto refresh execution)

7) CPU No.2 detects the off status of the data setting complete bit, and turns off the receive data processing complete bit.

# 6.1.2 Communications by auto refresh (using the multiple CPU high speed transmission area)

This section describes data communications by auto refresh using the multiple CPU high speed transmission area in the CPU shared memory.

#### (1) Conditions for data communications

Data communications by auto refresh using the multiple CPU high speed transmission area can be performed only when the following conditions are all met.

- A multiple CPU high-speed main base unit (Q35DB, Q38DB, or Q312DB) is used.
- A Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU) is used as CPU No.1.
- At least two of the following CPU modules are used.
  - Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
  - Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)
  - C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS)

If any CPU module other than the above is mounted on the multiple CPU high-speed main base unit, set "0" to the auto refresh points ("Points") of the relevant CPU module in "Multiple CPU High Speed Transmission Area Setting" of PLC parameter.

Ex. Setting "0" to the auto refresh points of CPU No.3

|                                                                                                                                                                                                                                                                                                       |                                                       | U High Spee<br>Multiple CPL |                                                |                                                                   |                                                                       | Communie                                                | cation Area                                           | a Setting (Refresh )           | Setting) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------|------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------|--------------------------------|----------|
| Set "0" for the CPU module other<br>than the Universal model QCPU<br>(except the Q00UCPU, Q01UCPU,<br>and Q02UCPU), Motion CPU<br>(Q172DCPU(-S1), Q173DCPU(-S1),<br>Q172DSCPU, or Q173DSCPU), and<br>C Controller module (Q12DCCPU-V,<br>Q24DHCCPU-V, Q24DHCCPU-VG,<br>Q24DHCCPU-LS or Q26DHCCPU-LS). | PLC No.1<br>PLC No.2<br>PLC No.3<br>PLC No.4<br>Total | 3                           | U3E0<br>U3E1<br>U3E2<br>U3E3<br>Se<br>9K Point | Use<br>Points<br>3072<br>3072<br>0<br>3072<br>3072<br>et auto ref | r Setting A<br>Start<br>G10000<br>G10000<br><br>G10000<br>iresh setti | End<br>G13071<br>G13071<br><br>G13071<br>ng if it is ne | Aul<br>Points<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | Refresh(Recv)<br>Refresh(Recv) |          |

### Point / -

If all the conditions cannot be met, use the auto refresh area in the CPU shared memory. (FP Page 124, Section 6.1.1)

### (2) Communications by auto refresh

#### (a) Overview

Auto refresh communicates data using the auto refresh area of the multiple CPU high speed transmission area in the CPU shared memory. The data written to the auto refresh area of the multiple CPU high speed transmission area is sent to that of the other CPU modules at regular intervals (multiple CPU high speed transmission cycles).

Data are automatically read/written among all the CPU modules in the multiple CPU system by setting "Multiple CPU High Speed Transmission Area Setting" in PLC parameter ("Multiple CPU Setting"). Since auto refresh automatically reads device data in other CPU modules, the host CPU module can use those device data.

Point P

Auto refresh increases the scan time in the multiple CPU system. (FP Page 194, Appendix 4)

Ex. Operations when CPU No.1 performs auto refresh of data in B0 to B1F (32 points) and CPU No.2 performs auto refresh of data in B20 to B3F (32 points)



Procedure for CPU No.2 to read device data of CPU No.1

1) CPU No.1 transfers device data (B0 to B1F) to the auto refresh area in its own CPU shared memory during END processing.

2) CPU No.1 sends the data in the multiple CPU high speed transmission area of its own to CPU No.2.3) CPU No.2 transfers the received data to B0 to B1F of its own during END processing.

• Procedure for CPU No.1 to read device data of CPU No.2

4) CPU No.2 transfers device data (B20 to B3F) to the auto refresh area in its own CPU shared memory during END processing.

5)CPU No.2 sends the data in the multiple CPU high speed transmission area of its own to CPU No.1.6) CPU No.1 transfers the received data to B20 to B3F of its own during END processing.

#### (b) Memory configuration of the multiple CPU high speed transmission area

The following shows the memory configuration of the multiple CPU high speed transmission area. For the CPU shared memory configuration, refer to Page 120, Section 6.1.



| No. | Name                                      | Description                                                                                                                                                                            | Size           |              |
|-----|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|
| NO. | Name                                      | Description                                                                                                                                                                            | Setting range  | Setting unit |
| 1)  | Multiple CPU high speed transmission area | An area used to communicate data among CPU modules in the Multiple<br>CPU system.<br>The area up to 14K word is divided and assigned to CPU modules in the<br>system.                  | 0 to 14K words | 1K word      |
| 2)  | CPU No.n send<br>area<br>n (n=1 to 4)     | An area used to store send data of each CPU module.<br>Data sent to other CPU modules are stored in this area.<br>Data received from other CPU modules are stored in the area as well. | 0 to 14K words | 1K word      |
| 3)  | User setting area                         | An area used to communicate data with other CPU modules by executing instructions using the cyclic transmission area device                                                            | 0 to 14K words | 2 words      |
| 4)  | Auto refresh area                         | An area to communicate data with other CPU modules by auto refresh                                                                                                                     | 0 to 14K words | 2 words      |

### Point P

When the COM instruction is used in the program, auto refresh is performed upon execution of the COM instruction. However, the scan time increases for the time required for the auto refresh. ( I MELSEC-Q/L Programming Manual (Common Instruction))

#### (c) Executing auto refresh

Auto refresh is executed when the CPU modules are in RUN, STOP, or PAUSE status. The auto refresh execution status when an error has occurred in any of the CPU modules differs depending on the error. ([\_\_\_\_\_\_\_Page 161, Section 6.1.4)

#### (3) Multiple CPU high speed transmission area settings

To perform auto refresh of data in the CPU shared memory, set the ranges (number of points) to be sent by each CPU module ("CPU Specific Send Range") and the devices for storing data ("Auto Refresh Setting") in PLC parameter ("Multiple CPU Setting").

℃ Project window ⇔ [Parameter] ⇔ [PLC Parameter] ⇔ [Multiple CPU Setting] ⇔ "Multiple CPU High Speed Transmission Area Setting"

| Q Parameter Setting                                       |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| PLC Name PLC System PLC File PLC RAS Boot Fi              | le Program SFC Device I/O Assignment Multiple CPU Setting Built-in Ethernet Port Setting                                                                                                                                        |  |  |  |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| No. of PLC (*1)                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 4 Count                                                   | Enable Online Module Change with Another PLC.                                                                                                                                                                                   |  |  |  |  |  |  |  |
|                                                           | When the online module change is enabled with another PLC,<br>I/O status outside the group cannot be taken.                                                                                                                     |  |  |  |  |  |  |  |
| Host Station                                              | No charles (These Halos Philae) (2015-000)                                                                                                                                                                                      |  |  |  |  |  |  |  |
| PLC No.1                                                  | I/O Sharing When Using Multiple CPUs (*1)                                                                                                                                                                                       |  |  |  |  |  |  |  |
|                                                           | All CPUs Can Read All Outputs                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Operation Mode (*1)                                       |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Error Operation Mode at the Stop of PLC                   | Multiple CPU High Speed Transmission Area Setting Communication Area Setting (Refresh Setting)                                                                                                                                  |  |  |  |  |  |  |  |
| All station stop by stop error of PLC1                    |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| All station stop by stop error of PLC2                    | Use Multiple CPU High Speed Transmission                                                                                                                                                                                        |  |  |  |  |  |  |  |
| All station stop by stop error of PLC3                    |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| All station stop by stop error of PLC4                    | CPU Specific Send Range (*1) PLC User Setting Area Auto Refresh                                                                                                                                                                 |  |  |  |  |  |  |  |
| Multiple CPU Synchronous Startup Setting(*1)              | Points(K) I/O No. Points Start End Points Setting                                                                                                                                                                               |  |  |  |  |  |  |  |
| Target PLC                                                | PLC No.1         3         U3E0         3072         G10000         G13071         0         Refresh(Send)           PLC No.2         1         U3E1         1024         G10000         G11023         0         Refresh(Recv) |  |  |  |  |  |  |  |
|                                                           | PLC No.3 5 U3E2 5120 G10000 G15119 0 Refresh(Recv)                                                                                                                                                                              |  |  |  |  |  |  |  |
| V No.2                                                    | PLC No.4 3 U3E3 3072 G10000 G13071 0 Refresh(Recv)                                                                                                                                                                              |  |  |  |  |  |  |  |
| V.3                                                       | Vo.3 Set auto refresh setting if it is needed( No Setting / Already Set )                                                                                                                                                       |  |  |  |  |  |  |  |
| ₩ No.4                                                    | The total number of points is up to 12K.                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                                                           | The colar number of points is up to 12k.                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Import Multiple CPU Parameter                             |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| (*1)Setting should be set as same when using multiple CPU |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                                                           |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Print Window Print Window Preview                         | Acknowledge XY Assignment Default Check End Cancel                                                                                                                                                                              |  |  |  |  |  |  |  |
|                                                           | Check Life Calcel                                                                                                                                                                                                               |  |  |  |  |  |  |  |

# Point P

To check the auto refresh directions, specify the CPU number in "Host Station" of PLC parameter ("Multiple CPU Setting").

Multiple CPU Setting window

- Auto Refresh Setting window
- Multiple CPU High Speed Transmission Area Assignment Confirmation window



#### (a) "CPU Specific Send Range"

Set the number of points for the multiple CPU high speed transmission area used in each CPU module.

| ltem                       | Description                                                                                                                                                                                                                                          | Setting/displayed range                                                 |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| CPU Specific<br>Send Range | Set the number of send data points for each CPU module.*1<br>If a CPU module not listed on Page 137, Section 6.1.2 (1) is<br>used, set "0" point to the corresponding CPU module.                                                                    | Setting range: 0 to 14K points <sup>*2</sup><br>Setting unit: 1K points |
| User Setting Area          | The area used to communicate data with other CPU modules by programs is displayed. The number of points for this area is the number obtained by subtracting the points set for "Auto Refresh" from the points (K) set for "CPU Specific Send Range". | Displayed range: 0 to 14335 points                                      |
| Auto Refresh               | Set parameters required to communicate data with other CPU modules by auto refresh.<br>The number of points set in the "Auto Refresh Setting" window is displayed. (Page 144, Section 6.1.2 (3) (b))                                                 | Displayed range: 0 to 14335 points                                      |

\*1 The following number of points is set by default.

| Number of CPU | Default of "CPU Specific Send Range" |           |           |           |  |
|---------------|--------------------------------------|-----------|-----------|-----------|--|
| modules       | CPU No.1                             | CPU No.2  | CPU No.3  | CPU No.4  |  |
| 2             | 7K points                            | 7K points |           |           |  |
| 3             | 7K points                            | 3K points | 3K points |           |  |
| 4             | 3K points                            | 3K points | 3K points | 3K points |  |

\*2 Set the number of points so that the total points of all the CPU modules will be the following points or less.

When two CPU modules are mounted: 14K points

When three CPU modules are mounted: 13K points

When four CPU modules are mounted: 12K points

## Point P

The number of points for the system area used by dedicated instructions can be changed to 2K points by checking the "Advanced Setting" checkbox.

This increases the number of dedicated instructions can be executed simultaneously in one scan.

| .C Name   PLC System   PLC File   PLC RAS   Boot Fil                                                                                                                                                  | e Program SF                                 | C Device I/                                                    | ) Assignmi              | ent Mult                                      | iple CPU Se                                 | etting Bu             | ilt-in Ethernet Porl | : Setting                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------|-------------------------|-----------------------------------------------|---------------------------------------------|-----------------------|----------------------|-------------------------------------|
| No. of PLC (*1)                                                                                                                                                                                       | When th<br>I/O state                         | Online Module Cha<br>e online module d<br>us outside the gro   | ange is er<br>up cannot | nabled wit<br>be taken.                       | h another I                                 | чс,                   |                      |                                     |
| PLC No.1                                                                                                                                                                                              | All CPUs                                     | hen Using Multiple<br>: Can Read All Inp<br>: Can Read All Out | ıts                     | )                                             |                                             |                       |                      |                                     |
| Operation Mode (*1)<br>Error Operation Mode at the Stop of PLC<br>IF All station stop by stop error of PLC1<br>IF All station stop by stop error of PLC2<br>IF All station stop by stop error of PLC3 | Multiple CPU H                               |                                                                | ssion Area              |                                               | Communic                                    | ation Area            | a Setting (Refresh   | Setting)                            |
| All station stop by stop error of PLC4                                                                                                                                                                | PLC                                          |                                                                | Use                     | r Setting /                                   |                                             | Au                    | to Refresh           | System Area                         |
| Multiple CPU Synchronous Startup Setting(*1)<br>Target PLC                                                                                                                                            | PLC No.1<br>PLC No.2<br>PLC No.3<br>PLC No.4 | nts(K) I/O No.<br>3 U3E0<br>1 U3E1<br>5 U3E2<br>3 U3E3         | 1024<br>5120            | Start<br>G10000<br>G10000<br>G10000<br>G10000 | End<br>G13071<br>G11023<br>G15119<br>G13071 | Points<br>0<br>0<br>0 |                      | (K)(*1)<br>1 •<br>1 •<br>1 •<br>1 • |
| <ul> <li>✓ No.2</li> <li>✓ No.3</li> <li>✓ No.4</li> </ul>                                                                                                                                            | Total ]                                      | S<br>16K Point<br>number of points                             | s                       | 🔽 Adv                                         | -                                           |                       | Setting / Alre       |                                     |
|                                                                                                                                                                                                       | Import                                       | points contain the<br>Multiple CPU Parar                       |                         | of the res                                    | tricted syst                                | em area.              |                      |                                     |
| *1)Setting should be set as same when using multiple                                                                                                                                                  | • CPU                                        |                                                                |                         |                                               |                                             |                       |                      |                                     |

| ltem                       | Description                                                                                                                                                                         | Setting/displayed range                                                     |  |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| CPU Specific Send<br>Range | Set the number of send data points for each CPU module.                                                                                                                             | Setting range: 0 to 14K points <sup>*1</sup><br>Setting unit: 1K points     |  |  |
| System Area                | The area used to communicate data by using motion dedicated instructions. ( D Manual for the Motion CPU used) Set the number of points for the system area used in each CPU module. | Setting range: 1K or 2K points                                              |  |  |
| Total                      | The total of number of points set for the "CPU Specific Send Range" and "System Area" is displayed.                                                                                 | Displayed range: 1 to 16K points <sup>*2</sup><br>Displayed unit: 1K points |  |  |

When two CPU modules are mounted: 14K points

 $\ensuremath{\cdot}$  When three CPU modules are mounted: 13K points

• When four CPU modules are mounted: 12K points

\*2 Set the number of points so that the total points of all the CPU modules will be 16K points or less (including the points set for the system area).

#### (b) "Auto Refresh Setting"

Set auto refresh target devices to communicate data by auto refresh using the multiple CPU high speed transmission area. Up to 32 ranges can be set for each CPU module.

| Auto Refre                                                                                                                                                                                                | esh Setting                                                                                                                                                     |              |                      |          |              |                    | × |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|----------|--------------|--------------------|---|--|--|--|
| PLC No. 1                                                                                                                                                                                                 | (Send) DIC N                                                                                                                                                    | o 2(Deceive) | PLC No.3(Receive)    |          | 4(Pereive)   |                    |   |  |  |  |
|                                                                                                                                                                                                           | and freek                                                                                                                                                       | 0.2(((000))) | 1 CC N0.5(((CCC//C)) | Tree no. | (((CCCIVC))] |                    | 1 |  |  |  |
| Refresh                                                                                                                                                                                                   | Refresh Device(PLC No.1)> Shared Memory(PLC No.1)                                                                                                               |              |                      |          |              |                    |   |  |  |  |
| Set s                                                                                                                                                                                                     | Set send device to the other PLC.                                                                                                                               |              |                      |          |              |                    |   |  |  |  |
|                                                                                                                                                                                                           |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
|                                                                                                                                                                                                           |                                                                                                                                                                 | Auto Ref     |                      | _        |              | 5end Range (U3E0\) |   |  |  |  |
| No.                                                                                                                                                                                                       | Points(*1)                                                                                                                                                      | Start        | End                  | _        | Start        | End                |   |  |  |  |
| 1                                                                                                                                                                                                         |                                                                                                                                                                 | MO           | M767                 | >        | G12910       | G12957             |   |  |  |  |
| 2                                                                                                                                                                                                         | _                                                                                                                                                               | M2048        | M2079                | >        | G12958       | G12959             |   |  |  |  |
| 3                                                                                                                                                                                                         |                                                                                                                                                                 | DO           | D9                   | >        | G12960       | G12969             |   |  |  |  |
| 4                                                                                                                                                                                                         |                                                                                                                                                                 | D100         | D199                 | >        | G12970       | G13069             |   |  |  |  |
| 5                                                                                                                                                                                                         | 2                                                                                                                                                               | D1000        | D1001                | >        | G13070       | G13071             |   |  |  |  |
| 6                                                                                                                                                                                                         | _                                                                                                                                                               | ļ            |                      |          |              |                    |   |  |  |  |
| 7                                                                                                                                                                                                         |                                                                                                                                                                 |              |                      | _        |              |                    |   |  |  |  |
| 8                                                                                                                                                                                                         | _                                                                                                                                                               |              |                      | _        |              |                    |   |  |  |  |
| 9                                                                                                                                                                                                         | _                                                                                                                                                               |              |                      | _        |              |                    |   |  |  |  |
| 10                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 11                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 12                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 13                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 14                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 15                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| 16                                                                                                                                                                                                        |                                                                                                                                                                 |              |                      |          |              |                    | - |  |  |  |
| Total Points         162         Settable Points         3072           Available start devices are X,Y,M,L,B,D,W,R,ZR,SM,SD,SB,SW.         Word is used for points. Every 2 points are counted as a set. |                                                                                                                                                                 |              |                      |          |              |                    |   |  |  |  |
| (*1)5                                                                                                                                                                                                     | Word is used for points. Every 2 points are counted as a set.       (*1)Setting should be set as same when using multiple CPU.       Check     End       Cancel |              |                      |          |              |                    |   |  |  |  |

| ltem   | Description                                                                                                                                                         | Setting range                                                                                                                                                                                                                                                                                                                                          |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Points | Set the number of points for data communications in increment of 2 points (word units).                                                                             | <ul> <li>Setting range: 2 to 14336 points<sup>*1</sup></li> <li>Setting unit: 2 points<sup>*2</sup></li> </ul>                                                                                                                                                                                                                                         |
| Start  | Specify the auto refresh target device.<br>For the host CPU module, specify the send target<br>device. For other CPU modules, specify the<br>receive target device. | <ul> <li>Device that can send data<sup>*3</sup></li> <li>X, Y, M, L, B, D, W, R, ZR, SM, SD, SB, SW</li> <li>Device that can receive data:<sup>*3</sup></li> <li>X, Y, M, L, B, D, W, R, ZR</li> <li>Leave this field blank if auto refresh is not executed. (The field can be left blank only when it is used as a receive target device.)</li> </ul> |

\*1 Set the number of points within the points set for the "CPU Specific Send Range" of each CPU module.

\*2 Bit devices can be specified in increments of 32 points (2 words).

\*3 Set the device numbers for setting No.1 to No.32 so that they will not overlap.

#### (4) Auto refresh setting examples and data flow

The data flow among CPU modules will be as follows in a multiple CPU system containing three CPU modules with two auto refresh range settings.

#### (a) Auto refresh setting examples

The following are the examples of auto refresh settings to explain the data flow.







6.1 Communications Using the CPU Shared Memory
6.1.2 Communications by auto refresh (using the multiple CPU high speed transmission area)

#### (b) Flow of data sent from CPU No.1 to other CPU modules

#### <Parameter setting>

Refer to those related to the data communications of CPU No.1 ((a) to (c)) among the auto refresh setting examples on Page 145, Section 6.1.2 (4) (a).



<Flow of data sent from CPU No.1 to other CPU modules>

- CPU No.1 writes data (CPU No.1 send data) in the devices set in the auto refresh parameter to its own auto refresh area during END processing.
- CPU No.1 sends the data stored in its own auto refresh area to CPU No.2 and No.3 in each multiple CPU high speed transmission cycle.
- CPU No.2 and No.3 transfer the data received from CPU No.1 to the devices set in the auto refresh
  parameter (CPU No.1 receive area) during END processing.



1) Data are written during END processing of CPU No.1

are sent from CPU No.1 to CPU No.2 and No.3.
 Data are read during END processing of CPU No.2.

3) Data are read during END processing of CPU No.2.4) Data are read during END processing of CPU No.3.

#### (c) Flow of data sent from CPU No.2 to other CPU modules

#### <Parameter setting>

Refer to those related to the data communications of CPU No.2 ((d) to (f)) among the auto refresh setting examples on Page 145, Section 6.1.2 (4) (a).



<Flow of data sent from CPU No.2 to other CPU modules>

- CPU No.2 writes data (CPU No.2 send data) in the devices set in the auto refresh parameter to its own auto refresh area during END processing.
- CPU No.2 sends the data stored in its own auto refresh area to CPU No.1 and No.3 in each multiple CPU high speed transmission cycle.
- CPU No.1 and No.3 transfer the data received from CPU No.2 to the devices set in the auto refresh
  parameter (CPU No.2 receive area) during END processing.



1) Data are written during END processing of CPU No.2.

2) Data are sent from CPU No.2 to CPU No.1 and No.3.

3) Data are read during END processing of CPU No.1.

4) Data are read during END processing of CPU No.3.

#### (d) Flow of data sent from CPU No.3 to other CPU modules

#### <Parameter setting>

Refer to those related to the data communications of CPU No.3 ((g) to (i)) among the auto refresh setting examples on Page 145, Section 6.1.2 (4) (a).



<Flow of data sent from CPU No.3 to other CPU modules>

- CPU No.3 writes data (CPU No.3 send data) in the devices set in the auto refresh parameter to its own auto refresh area during END processing.
- CPU No.3 sends the data stored in its own auto refresh area to CPU No.1 and No.2 in each multiple CPU high speed transmission cycle.
- CPU No.1 and No.2 transfer the data received from CPU No.3 to the devices set in the auto refresh
  parameter (CPU No.3 receive area) during END processing.



1) Data are written during END processing of CPU No.3. 2) Data are sent from CPU No.3 to CPU No.1 and No.2.

Data are sent from CPU No.3 to CPU No.1 and No.
 Data are read during END processing of CPU No.1.

4) Data are read during END processing of CPU No.2.

#### Point P

If "Start" and "End" fields are left blank in "Auto Refresh Setting", auto refresh is not performed. (Only the receive area can be left blank.)

Ex. When the auto refresh setting of CPU No.2 is left blank in "Flow of data sent from CPU No.3 to other CPU modules" described on Page 148, Section 6.1.2 (4) (d)

CPU No.2 does not auto-refresh the data received from CPU No.3 to W40 to W5F.



For the flow of sending data from CPU No.3, refer to "Flow of sending data from CPU No.3 to other CPUs" on Page 148, Section 6.1.2 (4) (d).



#### (5) Precautions

#### (a) Local device setting

Device ranges set for the auto refresh target cannot be set as local devices. If set, the refresh data will not be updated.

#### (b) Using the same file name as that of the program in the file register

Do not set the file register of each program as an auto refresh target device. If set, data are automatically refreshed to the file register corresponding to the scan execution type program executed last.

#### (c) Transmission delay time

Data transmission delay time due to auto refresh is from 0.09ms to  $(1.80 + (sending side scan time + receiving side scan time \times 2))ms.$ 

#### (d) Assurance of send data

Old data and new data may coexist (data inconsistency) in each CPU module due to the timing of refreshing data in the host CPU module and reading data in other CPU modules.

The following are the methods to prevent data inconsistency in data communications by auto refresh.

· Preventing inconsistency of 32-bit data

Data inconsistency will not occur because the data transmission by auto refresh is performed only in units of 32 bits (parameters are set in increments of 32 bits).

• Preventing inconsistency of data exceeding 32 bits With auto refresh, data are read in descending order of the setting number in auto refresh setting parameter. To prevent data inconsistency, use the setting number lower than the setting data as an interlock device. Ex.

Program example for providing an interlock between CPU No.1 and No.2

|             | CPU No.1 auto refresh setting |        |                    |      |        | CPU No.2 auto refresh setting |               |             |                |        |                     |      |        |         |
|-------------|-------------------------------|--------|--------------------|------|--------|-------------------------------|---------------|-------------|----------------|--------|---------------------|------|--------|---------|
| PLC         | Setting<br>No.                |        | pecific S<br>Range | Send | Auto F | Refresh                       | Direction     | PLC         | Setting<br>No. |        | pecific \$<br>Range | Send | Auto R | lefresh |
|             | NO.                           | Points | Start              | End  | Start  | End                           |               |             | NO.            | Points | Start               | End  | Start  | End     |
| PLC         | 1                             | 2      | 0                  | 1    | M0     | M31                           |               | PLC         | 1              | 2      | 0                   | 1    | M0     | M31     |
| No.1        | 2                             | 10     | 2                  | 11   | D0     | D9                            | $\rightarrow$ | No.1        | 2              | 10     | 2                   | 11   | D0     | D9      |
| PLC<br>No.2 | 1                             | 2      | 0                  | 1    | M32    | M63                           | ←             | PLC<br>No.2 | 1              | 2      | 0                   | 1    | M32    | M63     |

#### [Parameter setting]

Use M0 as an interlock device of CPU No.1 (data setting complete bit) and M32 as an interlock device of CPU No.2 (receive data processing complete bit).







1) CPU No.1 stores send data to D0 to D9.

2) CPU No.1 turns on the data setting complete bit (M0).

CPU No.1 transfers the data to the auto refresh area in its own CPU No.1 send area during END processing, and sends the transferred data to CPU No.2. CPU No.2 reads the received data from the auto refresh area in its own CPU No.1 send area and stores the data to the specified device during END processing.

3) CPU No.2 detects the send data set complete bit.

4) CPU No.2 performs the receive data processing.

5) CPU No.2 turns on the receive data processing complete bit (M32).

CPU No.2 writes the data of to the auto refresh area in its own CPU No.2 send area during END processing, and sends the written data to CPU No.1. CPU No.1 reads the received data from the auto refresh area in its own CPU No.2 send area and stores the data to the specified device during END processing.

6) CPU No.1 detects the on status of the receive data processing complete bit, and turns off the data set complete bit.

## 6.1.3 Communications by programs using the CPU shared memory

This section describes data communications by programs using the CPU shared memory.

The QCPU in the multiple CPU system communicates data by executing programs in the following cases.

- To read/write data from/to other CPU module (QCPU, C Controller module, or PC CPU module) in the system
- To read data in the CPU shared memory of the Motion CPU

#### (1) Areas used for data communications by programs

The following areas in the CPU shared memory are used.

- · User setting area
- · User setting area in the multiple CPU high speed transmission area



## (a) Modules supporting data communications using the multiple CPU high speed transmission area

Only the following CPU modules can be used as communication-target modules of the Universal model QCPU using the user setting area in the multiple CPU high speed transmission area.

- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)
- C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS)

#### (2) Instructions used to read/write data from/to the CPU shared memory

The QCPU in the multiple CPU system communicates data with other CPU modules by executing read/write instructions. The following read/write instructions can be used.

| ltem                                                                                                                    | Description                                                                                                                                                                                                                      |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Write instruction <sup>*3*4</sup>                                                                                       | <ul> <li>Instructions using the cyclic transmission area device (U3En\G□)<sup>*1</sup></li> <li>TO/DTO instructions (except for High Performance model QCPUs and Process CPUs)</li> <li>S.TO instruction<sup>*2</sup></li> </ul> |  |  |  |  |  |
| Read instruction <sup>*3*4</sup>                                                                                        | <ul> <li>Instructions using the cyclic transmission area device (U3En\G□)<sup>*1</sup></li> <li>FROM/DFRO instructions</li> </ul>                                                                                                |  |  |  |  |  |
| *1 When accessing the multiple CPU high speed transmission area, the processing times of these instructions are shorter |                                                                                                                                                                                                                                  |  |  |  |  |  |

- than those of the TO, DTO, FROM, and DFRO instructions.
- \*2 With this instruction, data cannot be written to the user setting area in the multiple CPU high speed transmission area.
- \*3 For details on the TO/DTO/S.TO instructions (for writing) and the FROM/DFRO instructions (for reading), refer to the following.

MELSEC-Q/L Programming Manual (Common Instruction)

\*4 Motion CPUs do not support the use of these instructions.

# (3) Addresses of the user setting area and multiple CPU high speed transmission area

#### (a) Addresses of the user setting area

The addresses of the user setting area differ depending on the CPU module used. (FP Page 120, Section 6.1)

#### (b) Addresses of the multiple CPU high speed transmission area

The addresses of the multiple CPU high speed transmission area are shown below. The end addresses of the send areas in each CPU module differ depending on the number of points set in "CPU Specific Send Range" of PLC parameter ("Multiple CPU Setting").



\*1 These addresses are used to specify the user setting area of the target CPU module in the cyclic transmission area device.

For details on each area in the multiple CPU high speed transmission area, refer to Page 137, Section 6.1.2.

#### (4) Overview (when the user setting area is used)

The data written to the CPU shared memory in the host CPU module by a write instruction can be read by other CPU modules by a read instruction.

Unlike the auto refresh using the CPU shared memory, the up-to-date data at the time of an instruction execution can be read directly.

The following shows the operations when data written to the CPU shared memory of CPU No.1 by a write instruction is read by CPU No.2 by a read instruction.



• Processing in CPU No.1

1) CPU No.1 writes data to the user setting area of its own by the write instruction.

• Processing in CPU No.2

2) CPU No.2 reads the data from the user setting area of CPU No.1 and stores the data in the specified device by the read instruction.

For the read/write instructions, refer to Page 153, Section 6.1.3 (2).

# (5) Overview (when the user setting area in the multiple CPU high speed communication area is used)

The data written to the multiple CPU high speed transmission area of the host CPU module by a write instruction is sent to other CPU modules at regular intervals. Other CPU modules read the receive data by a read instruction.

Unlike the auto refresh using the CPU shared memory, the up-to-date data at the time of an instruction execution can be read directly.

The following shows the operation when data written to the CPU shared memory of CPU No.1 by a write instruction is read by CPU No.2 by a read instruction.



Procedure for CPU No.2 to read device data of CPU No.1

1) CPU No.1 writes data in the user setting area of the multiple CPU high speed transmission area of its own by the write instruction.

2) CPU No.1 sends the stored data in the multiple CPU high speed transmission area to that of CPU No.2.

3) CPU No.2 reads the received data and stores the data in the specified device by the read instruction.

For the write/read instructions, refer to Page 153, Section 6.1.3 (2).

Point P

The delay time of data communications by programs using the user setting area in the multiple CPU high speed transmission area is from 0.09ms to 1.80ms.

#### (6) Parameter settings

To use the user setting area in the multiple CPU high speed transmission area, set the ranges (number of points) to be sent by each CPU module ("CPU Specific Send Range") in PLC parameter ("Multiple CPU Setting"). For setting details, refer to Page 137, Section 6.1.2.

#### (7) Assurance of send data

Old data and new data may coexist (data inconsistency) in each CPU module due to the timing of reading data in the host CPU module and writing/sending data in other CPU modules. The following are the methods to prevent data inconsistency in data communications by programs using the CPU shared memory.

#### (a) Preventing inconsistency of 32-bit data

To prevent data inconsistency, access the user setting area in the CPU shared memory by specifying an even number as the start address.





#### (b) Preventing inconsistency of data exceeding 32 bits

When the user setting area is used

The read instruction reads data in order starting from the start address to the end address of the user setting area. On the other hand, the write instruction writes data in order starting from the end address to the start address of the user setting area.

To prevent data inconsistency, set an interlock device at the start of data to be communicated.

**Ex.** Program example for providing an interlock between CPU No.1 and No.2



- 1) CPU No.1 sets send data in D1 to D9.
- 2) CPU No.1 turns on the send data setting complete flag (D0.0).

3) CPU No.1 writes the send data (D1 to D9) to the user setting area of its own.

4) CPU No.2 reads the send data from the user setting area of CPU No.1.

5) CPU No.2 detects the on status of the send data setting complete flag (D0.0).

6) CPU No.2 reads the receive data from D1 to D9.

7) CPU No.2 turns on the receive data processing complete flag (D10.0).

8) CPU No.2 writes the status of the receive data processing complete flag to the user setting area of CPU No.2.

9) CPU No.1 detects the on status of the receive data processing complete flag (D10.0.

10) CPU No.1 turns off the send data setting complete flag (D0.0).

11) CPU No.1 writes the status of the send data setting complete flag to the user setting area of CPU No.1.

12) CPU No.2 detects the off status of the send data setting complete flag (D0.0).

13) CPU No.2 turns off the receive data processing complete flag (D10.0).

14) CPU No.2 writes the status of the receive data processing complete flag to the user setting area of CPU No.2.

• When the user setting area in the multiple CPU high speed transmission area is used The read instruction reads data in order of those were written to the user setting area. To prevent data inconsistency, use the device written after the transfer data as an interlock regardless of the device type and address.

Ex. Program example for providing an interlock between CPU No.1 and No.2





1) CPU No.1 writes send data to the user setting area.

2) CPU No.1 writes the on status of the send data setting complete bit to the user setting area.

<Sending data in the multiple CPU high speed transmission area of CPU No.1 to CPU No.2>

3) CPU No.2 detects the on status of the send data setting complete bit.

4) CPU No.2 performs receive data processing.

5) CPU No.2 writes the on status of the receive data processing complete bit to the user setting area.

<Sending data in the multiple CPU high speed transmission area of CPU No.2 to CPU No.1>
6) CPU No.1 detects the on status of the receive data processing complete it, and turns off the send data setting complete bit.

<Sending data in the multiple CPU high speed transmission area of CPU No.1 to CPU No.2>
7) CPU No.2 detects the on status of the send data setting complete bit, and turns off the receive data processing complete bit.



#### (8) Precautions

#### (a) Start I/O numbers of CPU modules

Set the following start I/O numbers to each CPU module for the read/write instructions.

| CPU No.          | CPU No.1         | CPU No.2         | CPU No.3         | CPU No.4         |
|------------------|------------------|------------------|------------------|------------------|
| Start I/O number | 3E0 <sub>H</sub> | 3E1 <sub>H</sub> | 3E2 <sub>H</sub> | 3E3 <sub>H</sub> |

#### (b) Writing data to the CPU shared memory

Do not write data to the following areas in the CPU shared memory. (FP Page 120, Section 6.1)

- System area
- Auto refresh area
- Use-prohibited area

#### (c) Reading data from the CPU shared memory

Do not read data from the following areas in the CPU shared memory when a High Performance model QCPU

or Process CPU is used. ( Page 120, Section 6.1)

- System area
- Auto refresh area

#### (d) Accessing a module in RESET status

No error will occur even if the CPU module accessed by a read instruction is in RESET status. However, the SM390 (access execution flag) will remain off even after the instruction execution has been completed. (This will not apply to Universal model QCPUs.)

#### (e) Accessing CPU modules simultaneously

Configure an interlock to prevent simultaneous access during data communications by the read/write instructions. If accessed, old data and new data may coexist (data inconsistency). (FFP Page 156, Section 6.1.3 (7))

#### (f) Writing data to the CPU shared memory of other CPU modules

Data cannot be written to the CPU shared memory of other CPU modules by a write instruction. If data are written by executing the TO, S.TO instructions or those using the cyclic transmission area device (U3En\G□), "SP. UNIT ERROR" (error code: 2115) will occur.

#### (g) Writing data to the CPU shared memory of its own

- Basic model QCPU Data can be written with any write instruction.
- High Performance model QCPU or Process CPU Data can be written with the S.TO instruction.
   However, data cannot be written with instructions using the cyclic transmission area device (U3En\G□). If used, "SP.UNIT ERROR" (error code: 2114) will occur.
- Universal model QCPU Data can be written with any write instruction.

#### (h) Reading data from the CPU shared memory

- Basic model QCPU Data can be read with any read instruction.
- High Performance model QCPU or Process CPU Data cannot be read with any read instruction.
   If read, "SP.UNIT ERROR" (error code: 2114) will occur.
- Universal model QCPU Data can be read with any read instruction.

#### (i) Accessing a CPU module that is not actually mounted

A CPU module that is not actually mounted cannot be accessed with instructions using the cyclic transmission area device(U3En\G□). If accessed, "SP.UNIT ERROR" (error code: 2110) will occur.

# 6.1.4 Communications among CPU modules when an error is detected

This section describes the operations performed when an error is detected during data communications among CPU modules using the CPU shared memory.

#### (1) Operation when improper data is received

If a CPU module receives improper data during data communications among CPU modules due to noise or failure, the module discards the receive data. If the receive data is discarded, the CPU module holds the data which was received before the discarded data.

When the module receives proper data next, the data will be updated.

#### (2) Data transmission when an error is detected

The operation status of auto refresh and data communications among CPU modules when the host CPU module has detected a self-diagnostics error will be as follows.

| O: Transferred X: Not transferred |
|-----------------------------------|
|-----------------------------------|

|                   | Error definition                                                                                            | Auto refresh <sup>*1</sup> | Data communications<br>among CPU modules <sup>*2</sup> |
|-------------------|-------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------|
| Minor error       |                                                                                                             | 0                          | 0                                                      |
|                   | Factors other than below                                                                                    | 0                          | 0                                                      |
| Moderate<br>error | Multiple CPU high-speed transmission<br>function parameter error<br>(including the consistency check error) | ×*4                        | ×*3*4                                                  |
| Major error       | ·                                                                                                           | ×                          | ×* <sup>3</sup>                                        |

\*1 Auto refresh means data transfer between the internal user devices and the multiple CPU high-speed transmission area in the host CPU module.

\*4 If a consistency check error occurs due to PLC parameter change during the normal operation, both auto refresh and data communications among CPU modules are continued.

#### (3) Applicable CPU modules

The above operations are performed when any of the following CPU modules is used.

- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)
- C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS)

<sup>\*2</sup> Data communications among CPU modules means data communications between the multiple CPU high-speed transmission area in the host CPU module and the multiple CPU high-speed transmission area in other CPU modules.

<sup>\*3</sup> If an error occurs during the normal operation, transmission of the normal data before the error is continued. Even if data are written to the multiple CPU high-speed transmission area after the error, the data will not be sent to other CPU modules.

## 6.2 Control Directions from QCPU to Motion CPU

Control directions can be issued from the QCPU to Motion CPU in a multiple CPU system by using the following motion dedicated instructions. (Control directions cannot be issued from the Motion CPU to another Motion CPU.) For details on the motion dedicated instructions and their availabilities, refer to the manual for the motion CPU used.

|                                                   |                                                                                               | QCPU                                                                |                                 |                                                                       |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------|--|--|--|
| Instruction                                       | Description                                                                                   | Basic model QCPU,<br>High Performance<br>model QCPU,<br>Process CPU | Q00UCPU,<br>Q01UCPU,<br>Q02UCPU | Universal model QCPU<br>(except the Q00UCPU,<br>Q01UCPU, and Q02UCPU) |  |  |  |
| S.SFCS,<br>SP.SFCS                                | Requests startup of the motion                                                                | 0                                                                   | 0                               | ×                                                                     |  |  |  |
| D.SFCS,<br>DP.SFCS                                | SFC program.                                                                                  | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| S.SVST <sup>*1</sup> ,<br>SP.SVST <sup>*1</sup>   | Requests the start of the servo                                                               | 0                                                                   | 0                               | ×                                                                     |  |  |  |
| D.SVST,<br>DP.SVST                                | program.                                                                                      | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| S.CHGV <sup>*1</sup> ,<br>SP.CHGV <sup>*1</sup>   | Changes the speed of the axes during positioning and JOG                                      | 0                                                                   | 0                               | ×                                                                     |  |  |  |
| D.CHGV,<br>DP.CHGV                                | operations.                                                                                   | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| D.CHGVS <sup>*3</sup> ,<br>DP.CHGVS <sup>*3</sup> | Changes the speed of the<br>command generation axes during<br>positioning and JOG operations. | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| S.CHGT <sup>*1</sup> ,<br>SP.CHGT <sup>*1</sup>   | Changes the torque control value during operation and suspension                              | 0                                                                   | 0                               | x                                                                     |  |  |  |
| D.CHGT,<br>DP.CHGT                                | when in real mode.                                                                            | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| D.CHGT2 <sup>*2</sup> ,<br>DP.CHGT2 <sup>*2</sup> | Individually changes the torque control value during operation and suspension.                | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| S.CHGA <sup>*1</sup> ,<br>SP.CHGA <sup>*1</sup>   | Changes the current values of the halted axes, the synchronized                               | 0                                                                   | 0                               | ×                                                                     |  |  |  |
| D.CHGA,<br>DP.CHGA                                | encoder, and the cam axes.                                                                    | ×                                                                   | ×                               | 0                                                                     |  |  |  |
| D.CHGAS <sup>*3</sup> ,<br>DP.CHGAS <sup>*3</sup> | Changes the current values of halted command generation axes.                                 | ×                                                                   | ×                               | 0                                                                     |  |  |  |

O: Available, ×: Not available

To execute these instructions, the following restrictions on the version of the Motion CPU apply.
 Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), and Q173HCPU(-T): There is no restriction.

\*2 To execute these instructions, use any of the following Motion CPUs.

- Q172DSCPU
- Q173DSCPU

\*3 To execute these instructions, use any of the following Motion CPUs.

Q172DSCPU (when version 00B or later of operating system software SW8DNC-SV22QL is used)

• Q173DSCPU (when version 00B or later of operating system software SW8DNC-SV22QJ is used)

Q172CPU: Version N or later

<sup>•</sup> Q173CPU: Version M or later

## Remark

C Controller modules have functions that direct control to Motion CPUs. ( D Manual for the C Controller module used)

#### Ex. S.SFCS instruction

The motion SFC programs in a Motion CPU can be started up from the QCPU.



### Point P

One QCPU can execute up to total of 32 motion dedicated instructions and multiple CPU transmission dedicated instructions (except the S(P).GINT instruction) simultaneously.

Note that if a motion dedicated instruction and a multiple CPU transmission dedicated instruction are executed simultaneously, processing of the instruction received first is performed first. If 33 or more unprocessed instructions are accumulated, "OPERATION ERROR" (error code: 4107) will occur.

# 6.3 Communications Among CPU Modules By Dedicated Instructions

## 6.3.1 Reading/writing device data from/to Motion CPU

The QCPU can read/write device data from/to the Motion CPU by executing the multiple CPU transmission dedicated instructions and multiple CPU high-speed transmission dedicated instructions. (The Motion CPU cannot read/write device data from/to other CPU modules including the Motion CPU.)

For details on these two instructions and their availabilities, refer to the manual for the Motion CPU used.



The device data in the QCPU are written to the devices in the Motion CPU.



#### (1) Multiple CPU transmission dedicated instructions

The QCPU reads/writes device data from/to the Q172CPUN(-T), Q173CPUN(-T), Q172HCPU(-T), and Q173HCPU(-T) by executing the multiple CPU transmission dedicated instructions listed below.

O: Available, ×: Not available

|                    |                                                                                | QCPU                                                                |                                 |                                                                             |  |  |  |
|--------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------|--|--|--|
| Instruction        | Description                                                                    | Basic model QCPU,<br>High Performance<br>model QCPU,<br>Process CPU | Q00UCPU,<br>Q01UCPU,<br>Q02UCPU | Universal model<br>QCPU (except the<br>Q00UCPU,<br>Q01UCPU, and<br>Q02UCPU) |  |  |  |
| S.DDWR,<br>SP.DDWR | Writes device data in the host CPU module to the devices in other CPU modules. | 0                                                                   | 0                               | ×                                                                           |  |  |  |
| S.DDRD,<br>SP.DDRD | Loads device data in other CPU modules to the devices in the host CPU module.  | 0                                                                   | 0                               | ×                                                                           |  |  |  |
| S.GINT,<br>SP.GINT | Requests startup of interrupt programs in<br>other CPU modules.                | 0                                                                   | 0                               | ×                                                                           |  |  |  |

.

#### (2) Multiple CPU high-speed transmission dedicated instructions

The Universal model QCPU reads/writes device data from/to the Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, and Q173DSCPU by executing the multiple CPU high-speed transmission dedicated instructions listed below.

O: Available, ×: Not available

|                    |                                                                                | QCPU                                                                |                                 |                                                                          |  |  |  |
|--------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------|--|--|--|
| Instruction        | Description                                                                    | Basic model QCPU,<br>High Performance<br>model QCPU,<br>Process CPU | Q00UCPU,<br>Q01UCPU,<br>Q02UCPU | Universal model<br>QCPU (except the<br>Q00UCPU, Q01UCPU,<br>and Q02UCPU) |  |  |  |
| D.DDWR,<br>DP.DDWR | Writes device data in the host CPU module to the devices in other CPU modules. | ×                                                                   | ×                               | 0                                                                        |  |  |  |
| D.DDRD,<br>DP.DDRD | Loads device data in other CPU modules to the devices in the host CPU module.  | ×                                                                   | ×                               | 0                                                                        |  |  |  |
| D.GINT,<br>DP.GINT | Requests startup of interrupt programs in other CPU modules.                   | ×                                                                   | ×                               | 0                                                                        |  |  |  |

#### Point *P*

One QCPU can execute up to total of 32 motion dedicated instructions and multiple CPU transmission dedicated instructions (except the S(P).GINT instruction) simultaneously.

Note that if a motion dedicated instruction and a multiple CPU transmission dedicated instruction are executed simultaneously, processing of the instruction received first is performed first. If 33 or more unprocessed instructions are accumulated, "OPERATION ERROR" (error code: 4107) will occur.



. . . . . . .

## 6.3.2 Starting interrupt programs

The QCPU can start interrupt programs to the C controller unit/PC CPU module by executing the multiple CPU transmission dedicated instructions and multiple CPU high-speed transmission dedicated instructions.

| Instruction | Description                                                  |
|-------------|--------------------------------------------------------------|
| S.GINT,     | Requests startup of interrupt programs in other CPU modules. |
| SP.GINT     | For the availabilities, refer to the following.              |
| D.GINT,     | Manual for the C Controller module used                      |
| DP.GINT     | Manual for the PC CPU module used                            |

Interrupt programs can be started from a C Controller module to a Motion CPU or another C Controller module.

( D Manual for the C Controller module used)

Interrupt programs cannot be started from a PC CPU module.



Interrupt programs can be started from the QCPU to the PC CPU module.



## 6.3.3 Reading/writing device data between QnUCPUs

The Universal model QCPU can read/write device data from/to another Universal model QCPU by executing the multiple CPU high-speed transmission dedicated instructions listed below.

| O: Available, | ×: Not | available |
|---------------|--------|-----------|
|---------------|--------|-----------|

|                           |                                                                                | QCPU                                                                |                                 |                                                                                        |  |
|---------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------|--|
| Instruction <sup>*2</sup> | Description                                                                    | Basic model QCPU,<br>High Performance<br>model QCPU,<br>Process CPU | Q00UCPU,<br>Q01UCPU,<br>Q02UCPU | Universal model<br>QCPU (except the<br>Q00UCPU, Q01UCPU,<br>and Q02UCPU) <sup>*1</sup> |  |
| D.DDRD,<br>DP.DDRD        | Loads device data in other CPU modules to the devices in the host CPU module.  | ×                                                                   | ×                               | 0                                                                                      |  |
| D.DDWR,<br>DP.DDWR        | Writes device data in the host CPU module to the devices in other CPU modules. | ×                                                                   | ×                               | 0                                                                                      |  |

\*1 For the Q03UDCPU, Q04UDHCPU, and Q06UDHCPU, the module with a serial number (first five digits) of "10012" or later must be used.

\*2 For details on the multiple CPU high-speed transmission dedicated instructions, refer to the following.

The following is the operation to write device data in CPU No.1 to the device of CPU No.2 by executing the DP.DDWR instruction.



## 6.4 Multiple CPU Synchronous Interrupt

This function executes interrupt programs (multiple CPU synchronous interrupt programs) at the start timing of each multiple CPU high speed transmission cycle. The function enables data communications among CPU modules in synchronization with the multiple CPU high speed transmission cycles.

Since the multiple CPU high speed transmission cycles are synchronized with the Motion CPU operation cycles, use of the function enables faster responses to the requests from a Motion CPU and sequence program execution synchronized with the Motion CPU operation cycles.

#### (1) Multiple CPU synchronous interrupt programs

Multiple CPU synchronous interrupt program is a program using an interrupt pointer (I45). A sequence of instructions from an interrupt pointer (I45) to the IRET instruction is a multiple CPU synchronous interrupt program.

To execute multiple CPU synchronous interrupt programs, enable the execution of interrupt programs using the EI instruction.<sup>\*1\*2</sup>

- \*1 The setting is not required on the Motion CPU side.
- \*2 Register the routine corresponding to the multiple CPU synchronous interrupt using the bus interface function of the C Controller module. ( Lin Manual for the C Controller module used)

#### (2) Execution timing

Multiple CPU synchronous interrupt programs are executed at the start timing of each multiple CPU high speed transmission cycle.



#### (3) Applicable CPU modules

The multiple CPU synchronous interrupt function can be executed when any of the following CPU modules is used.

- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)
- C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, and Q26DHCCPU-LS)

If a multiple CPU synchronous interrupt is requested during the execution of another interrupt program, the CPU module stops the running program and execute the multiple CPU synchronous interrupt program.



#### (4) Operation when an interrupt factor occurs and restrictions on programming

For the operation when an interrupt factor occurs and the restrictions on programming, refer to the following.

User's Manual (Function Explanation, Program Fundamentals) for the CPU module used

## 6.5 Multiple CPU synchronous startup

This function synchronizes the startups of CPU No.1 to No.4.

Since the function monitors the startup of each CPU module, an interlock program normally used to check the startup of another CPU module before accessing is no longer required. This function, however, synchronizes the startups with the slowest one. As a result, the startup of the system may be slow.

Point P

This is the function to access each CPU module in a multiple CPU system without an interlock, not to start operations simultaneously among CPU modules after startup.

#### (1) Parameter setting

To use the function, select target CPU modules in "Multiple CPU Synchronous Startup Setting" of PLC parameter ("Multiple CPU Setting") using the programming tool. All the CPU modules are selected by default. (The startups of all the CPU modules are synchronized.)

| Multiple CPU Synchronous Startup Setting(*1) |
|----------------------------------------------|
| Target PLC                                   |
| V.1                                          |
| V0.2                                         |
| Vo.3                                         |
| V.4                                          |

Setting of this parameter must be the same for all the CPU modules in the system. If not, "PARAMETER ERROR" (error code: 3015) will be detected.

#### (2) Applicable CPU modules

The multiple CPU synchronous startup function can be executed when any of the following CPU modules is used.

- Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU)
- Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)
- C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS)

#### (3) Precautions

If a CPU module that does not support this function is used, uncheck the checkbox of the corresponding CPU number in PLC parameter.



Ex. When High Performance model QCPUs are used as CPU No.2 and No.4 Uncheck the checkboxes of CPU No.2 and No.4.

| Multiple CPU Synchronous Startup Setting(*1) |  |  |  |
|----------------------------------------------|--|--|--|
| Target PLC                                   |  |  |  |
| V.1                                          |  |  |  |
| □ No.2                                       |  |  |  |
| Vo.3                                         |  |  |  |
| No.4                                         |  |  |  |
|                                              |  |  |  |



If this function is not used (each CPU module starts up asynchronously), create a program to check the startup of each CPU module using SM220 (CPU No.1 preparation completed) to SM223 (CPU No.4 preparation completed).



# **APPENDICES**

## **Appendix 1** Parameters for a Multiple CPU System

#### (1) Parameters required

For a multiple CPU system, the following PLC parameters shall be set additionally to those for a single CPU system.

- "Multiple CPU Setting"
- "Control PLC" setting in "Detailed Setting" of "I/O Assignment"

The same PLC parameters must be set to all the CPU modules used in a multiple CPU system, except some parameters. (

When a PC CPU module is used, the multiple CPU parameters set in the programming tool can be used as is in PC CPU setting utility.

#### (2) When parameters for the multiple CPU system have been changed

Set the same parameters to all the CPU modules in the system, and reset CPU No.1 or power off and on the system.

The multiple CPU parameters set for a project can be used as is for another project. ( Page 87, Section 4.2.2 (2))

#### (3) Checking the multiple

In a multiple CPU system, whether the same multiple CPU parameters are set to all the CPU modules is checked at the following timing.

- When a multiple CPU system is powered on
- When CPU No.1 is reset
- · When the operating status of the CPU modules are switched from STOP to RUN
- · When any parameter is changed

This check is called a consistency check. (For the parameters to be checked, refer to the items marked  $\bigcirc$  and  $\triangle$  in the Consistency column on Page 174, Appendix 1.1. For check details, refer to Page 173, Appendix 1 (3) (b).)

#### (a) When same parameters are set to all the CPU modules

The multiple CPU system starts up.

#### (b) When same parameters are not set to all the CPU modules

The multiple CPU system performs either of the operations described in the following table. Check the multiple CPU parameters, and set the same parameters to all the CPU modules in the system. To start the system, reset CPU No.1 or power off and on the system. (

| Item                                                                                                                                           |                                                                   | CPU No.1                                                                                                                                                                                                                                                    | Other than CPU No.1                                                                                                                                                                                                       |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| The multiple CPU system is powered on.                                                                                                         |                                                                   | No consistency check of the multiple CPU                                                                                                                                                                                                                    | The CPU module compares its<br>parameters with those of CPU No.1.     "PARAMETER ERROR" (error code:                                                                                                                      |  |
| CPU No.1 is reset.                                                                                                                             |                                                                   | parameters is performed.*1                                                                                                                                                                                                                                  | 3012/3015) will occur in the CPU module<br>if the parameters do not match with those<br>of CPU No.1.                                                                                                                      |  |
|                                                                                                                                                | The operating status<br>of any CPU module is<br>in RUN.           | <ul> <li>The CPU module compares its parameters with those of a running CPU module with the lowest No.<sup>*2</sup></li> <li>"PARAMETER ERROR" (error code: 3012/3015) will occur in the CPU module if the parameters do not match.</li> </ul>              |                                                                                                                                                                                                                           |  |
| <ul> <li>The RUN/STOP<br/>switch is switched<br/>from STOP to RUN.</li> <li>Parameters are<br/>written from a<br/>programming tool.</li> </ul> | There is no CPU<br>module whose<br>operating status is in<br>RUN. | <ul> <li>The CPU module compares its parameters with those of CPU No.2 (in the STOP status).<sup>*2</sup></li> <li>"PARAMETER ERROR" (error code: 3012/3015) will occur in the CPU module if the parameters do not match with those of CPU No.2.</li> </ul> | <ul> <li>The CPU module compares its parameters with those of CPU No.1.</li> <li>"PARAMETER ERROR" (error code: 3012/3015) will occur in the CPU module if the parameters do not match with those of CPU No.1.</li> </ul> |  |
|                                                                                                                                                | A stop error has<br>occurred in CPU<br>No.1.                      | -                                                                                                                                                                                                                                                           | Since "MULTI CPU DOWN" (error code:<br>7000) error occurs in the CPU module, the<br>module will not start running. (No<br>consistency check is performed.)                                                                |  |

\*1 Universal model QCPUs perform consistency check. "PARAMETER ERROR" (error code: 3015) will occur in the CPU module if the parameters do not match.

\*2 Universal model QCPUs compare its parameters with those of CPU No.1.

Point.

In a multiple CPU system containing a Motion CPU, if multiple CPU parameters not available for Motion CPUs are changed for a QCPU or PC CPU module, reset the QCPU used as CPU No.1 or power off and on the programmable controller system.

A High Performance model QCPU, Process CPU, or PC CPU module performs consistency check with the multiple CPU parameters of the Motion CPU, and detects "PARAMETER ERROR" (error code: 3015).

## Appendix 1.1 List of parameters

#### (1) For Basic model QCPU, High Performance model QCPU, and Process CPU

The following table lists PLC parameters need to be set for a Basic model QCPU, High Performance QCPU, or Process CPU.

| PLC parameter  |                                    |                                                 |                    | Setting <sup>*1</sup> | Consistency <sup>*2</sup> | Reference                                                                            |  |
|----------------|------------------------------------|-------------------------------------------------|--------------------|-----------------------|---------------------------|--------------------------------------------------------------------------------------|--|
|                |                                    | Туре                                            |                    | -                     | 0                         |                                                                                      |  |
|                | I/O                                | Model Name                                      |                    | -                     | -                         |                                                                                      |  |
|                | Assignment                         | Points                                          |                    | -                     | 0                         |                                                                                      |  |
|                |                                    | Start XY                                        |                    | -                     | 0                         |                                                                                      |  |
|                |                                    | Base Model Nar                                  | ne                 | -                     | -                         | Qn(H)/QnPH/QnPRH                                                                     |  |
|                | Dece Oction                        | Power Model Na                                  | ime                | -                     | -                         | User's Manual (Function                                                              |  |
| I/O Assignment | Base Setting                       | Extension Cable                                 |                    | -                     | -                         | Explanation, Program                                                                 |  |
|                |                                    | Slots                                           |                    | -                     | 0                         | Fundamentals)                                                                        |  |
|                | Switch Setting                     | S                                               |                    | -                     | -                         |                                                                                      |  |
|                |                                    | Error Time Outp                                 | ut Mode            | -                     | -                         |                                                                                      |  |
|                | Detailed                           | PLC Operation N                                 | /lode at H/W Error | -                     | -                         |                                                                                      |  |
|                | Settings                           | I/O Response Time                               |                    | -                     | -                         |                                                                                      |  |
|                | Control PLC                        |                                                 | 0                  | 0                     | Page 82, Section 4.2.2    |                                                                                      |  |
| PLC System     | Points Occupied by Empty Slot      |                                                 |                    | -                     | 0                         | Qn(H)/QnPH/QnPRH<br>User's Manual (Function<br>Explanation, Program<br>Fundamentals) |  |
|                | No. of PLC                         |                                                 |                    | 0                     | 0                         |                                                                                      |  |
|                | Operation Mode                     |                                                 |                    | Δ                     | 0                         |                                                                                      |  |
|                | Online Module Change <sup>*3</sup> |                                                 |                    | 0                     | Δ                         |                                                                                      |  |
|                | All CPUs Can Read All Inputs       |                                                 |                    | Δ                     | Δ                         |                                                                                      |  |
| Multiple CPU   | All CPUs Can                       | Read All Outputs                                |                    | Δ                     | Δ                         |                                                                                      |  |
| Setting        | Communicatio                       | Communication Area Setting<br>(Refresh Setting) |                    | Δ                     | 0                         | Page 82, Section 4.2.2                                                               |  |
|                | (Refresh Settin                    |                                                 |                    | Δ                     | -                         |                                                                                      |  |

\*1

\*2

O : Item that must be set in a multiple CPU system (A system does not operate without setting.)

 $\bigtriangleup\,$  : Item that is set if needed in a multiple CPU system

- : Item that is the same as in a single CPU system

 ${\ensuremath{\bigcirc}}$  : Item that must have same settings among all the CPU modules in a multiple CPU system

 $\Delta$  : Item that must have same settings among all the QCPUs and PC CPU module in a multiple CPU system (item that is not supported in Motion CPUs)

- : Item that can be set individually for each CPU module in a multiple CPU system

\*3 For a Basic model QCPU, the online module change setting is disabled.
 High Performance model QCPUs do not support the online change function. To replace a module controlled by a Process CPU online, check the "Enable Online Module Change with Another PLC." checkbox.

#### (2) For Universal model QCPU

The following table lists PLC parameters need to be set for a Universal model QCPU.

| PLC parameter           |                                            |                                             |          | Setting <sup>*1</sup> | Consistency <sup>*2</sup> | Reference                                                                  |
|-------------------------|--------------------------------------------|---------------------------------------------|----------|-----------------------|---------------------------|----------------------------------------------------------------------------|
|                         |                                            | Туре                                        |          | -                     | 0                         |                                                                            |
|                         |                                            | Model Name                                  |          | -                     | -                         |                                                                            |
|                         | I/O Assignment                             | Points                                      |          | -                     | 0                         | -                                                                          |
|                         |                                            | Start XY                                    |          | -                     | 0                         |                                                                            |
|                         |                                            | Base Model Name                             |          | -                     | -                         | QnUCPU User's                                                              |
| I/O                     | Deer Orthing                               | Power Model Name                            |          | -                     | -                         | Manual (Function                                                           |
| Assignment              | Base Setting                               | Extension Cable                             |          | -                     | -                         | Explanation, Program                                                       |
| 5                       |                                            | Slots                                       |          | -                     | 0                         | Fundamentals)                                                              |
|                         | Switch Settings                            |                                             |          | -                     | -                         |                                                                            |
|                         |                                            | Error Time Output Mode                      |          | -                     | -                         |                                                                            |
|                         | Detailed Settings                          | PLC Operation Mode at H                     | /W Error | -                     | -                         |                                                                            |
|                         | Detailed Settings                          | I/O Response Time                           |          | -                     | -                         |                                                                            |
|                         |                                            | Control PLC                                 |          | 0                     | 0                         | Page 82, Section 4.2.2                                                     |
| PLC System              | Points Occupied by I                       | ipied by Empty Slot                         |          |                       | 0                         | QnUCPU User's<br>Manual (Function<br>Explanation, Program<br>Fundamentals) |
|                         | No. of PLC                                 |                                             |          | 0                     | 0                         | Page 82, Section 4.2.2                                                     |
|                         | Host Station                               |                                             |          | Δ                     | -                         | Page 26, Section 2.1,<br>Page 82, Section 4.2.2                            |
|                         | Operation Mode                             |                                             |          | Δ                     | 0                         |                                                                            |
|                         | Multiple CPU Synchronous Startup Setting*4 |                                             |          | Δ                     | 0                         |                                                                            |
|                         | Online Module Change <sup>*4</sup>         |                                             |          | Δ                     | 0                         |                                                                            |
|                         | All CPUs Can Read All Inputs               |                                             |          | Δ                     | Δ                         | -                                                                          |
|                         | All CPUs Can Read All Outputs              |                                             |          | Δ                     | Δ                         | -                                                                          |
| Multiple CPU<br>Setting |                                            | Use Multiple CPU High Speed<br>Transmission |          | 0                     | 0                         |                                                                            |
|                         | Multiple CPU high                          | CPU Specific Send Range                     | 9        | 0                     | 0                         | Page 82, Section 4.2.2                                                     |
|                         | Speed                                      |                                             | Points   | Δ                     | Δ                         |                                                                            |
|                         | Transmission Area<br>Setting <sup>*4</sup> | Auto Refresh                                | Start    | Δ                     | -                         | -                                                                          |
|                         | Setting                                    | Advanced Settings                           |          | Δ                     | 0                         | -                                                                          |
|                         |                                            | System Area <sup>*3</sup>                   |          | Δ                     | -                         | -                                                                          |
|                         | Communication                              | CPU Specific Send Range                     | ;        | Δ                     | O/∆*5                     | -                                                                          |
|                         | Area Setting<br>(Refresh setting)          | PLC Side Devices                            |          | Δ                     | -                         |                                                                            |

Appendix 1 Parameters for a Multiple CPU System Appendix 1.1 List of parameters

- O : Item that must be set in a multiple CPU system (A system does not operate without setting.)
  - $\bigtriangleup$  : Item that is set if needed in a multiple CPU system
  - : Item that is the same as in a single CPU system

\*1

\*2

\*3

- O : Item that must have same settings among all the CPU modules in a multiple CPU system
  - △ : Item that must have same settings among all the QCPUs and PC CPU module in a multiple CPU system (item that is not supported in Motion CPUs)
  - : Items that can be set individually for each CPU module in a multiple CPU system
- The system area can be set when the "Advanced Setting" checkbox is selected.
- \*4 For the Q00UCPU, Q01UCPU, and Q02UCPU, "Multiple CPU Synchronous Startup Setting", "Online Module Change", and "Multiple CPU High Speed Transmission Area Setting" cannot be set.
- \*5 The consistency level differs depending on the CPU module used.
  - O : For the Q00UCPU, Q01UCPU, and Q02UCPU
  - $\triangle$  : For CPU modules other than the Q00UCPU, Q01UCPU, and Q02UCPU

## Appendix 2 Comparison with a Single CPU System

This section describes comparison between a single CPU system and multiple CPU system.

#### (1) When a Basic model QCPU is used

| Item                             |                                         | Single CPU system                                                                                                                                                          | Reference                                    |                                                         |  |
|----------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------|--|
|                                  | Maximum number of extension levels      | 4 le                                                                                                                                                                       |                                              |                                                         |  |
|                                  | Maximum number of mountable I/O modules | 24                                                                                                                                                                         | 25 - (Number of CPU modules) <sup>*1*2</sup> |                                                         |  |
| _                                | Main base unit <sup>*3</sup>            | Q3 <b>□</b> B, Q3 <b>□</b> SB,                                                                                                                                             | 1                                            |                                                         |  |
| System<br>configuration          | Extension base unit <sup>*3</sup>       | Q5 <b>D</b> B                                                                                                                                                              | , Q6 <b>⊡</b> B                              | Page 34,<br>Section 3.1.1                               |  |
| comgulation                      | Extension base unit                     | Q6I                                                                                                                                                                        | RB                                           |                                                         |  |
|                                  | Extension cable                         | QC05B, QC06B, QC12B,                                                                                                                                                       | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B    |                                                         |  |
|                                  | Overall extension cable distance        | Within 13.2m                                                                                                                                                               |                                              |                                                         |  |
|                                  | Power supply module <sup>*3</sup>       | Q6 <b>⊡</b> P, Q6 <b>⊡</b>                                                                                                                                                 |                                              |                                                         |  |
|                                  | Basic model QCPU                        | Function version A or later Function version B                                                                                                                             |                                              | Page 34,<br>Section 3.1.1,<br>Page 42,<br>Section 3.1.3 |  |
|                                  | I/O module                              | Function version A or later                                                                                                                                                |                                              |                                                         |  |
| Available                        | Interrupt module                        | No function version restriction                                                                                                                                            |                                              |                                                         |  |
| module                           | Intelligent function module             | Function version A or later         Function version B or later           Function version A or later         (Function version A or later for the QD62, QD62D, and QD62E) |                                              |                                                         |  |
| Available<br>software<br>package | GX Developer                            | Version 7 or later Version 8 or later                                                                                                                                      |                                              | Page 67,<br>Section 3.4                                 |  |
|                                  | Other than above                        | The same version can be used in bo<br>CPU systems.                                                                                                                         |                                              |                                                         |  |

\*1 "Number of CPU modules" indicates the number set in "No. of PLC" of PLC parameter ("Multiple CPU Setting").
 \*2 When a module occupying two slots is mounted, the maximum number of mountable I/O modules is the number obtained by "25 - (Number of CPU modules + 1)".

When a module occupying three slots is mounted, the maximum number of mountable I/O modules is the number obtained by "25 - (Number of CPU modules + 2)".

\*3 If a Motion CPU or PC CPU module is used in a multiple CPU system, the Q3□RB, Q6□RB, and Q6□RP cannot be used.

| Item           |                                                                          | Single CPU system                                                               | Multiple CPU system                                                                                                                                                                                                                                                                                | Reference                                                          |  |
|----------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|
| Concept        | Number of CPU modules and mounting position                              | Only 1 module in the CPU slot                                                   | 3 modules in the CPU slot to slot 1                                                                                                                                                                                                                                                                | Page 62,<br>Section 3.3.2                                          |  |
|                | I/O number assignment                                                    | Slot 0 is 00 <sub>H</sub> .                                                     | A slot on the right of the rightmost CPU module is $00_{\rm H}$ . <sup>*1</sup>                                                                                                                                                                                                                    | Page 29,<br>Section 2.2                                            |  |
|                | Restrictions on the number of mountable modules                          | The number of mountable<br>modules differs depending on the<br>CPU module type. | The number of mountable<br>modules per system and the<br>number of controllable modules<br>per CPU module differ depending<br>on the CPU module type.                                                                                                                                              | Page 73,<br>Section 3.5<br>(1) (c)                                 |  |
|                | Access from CPU module(s) to other modules                               | All modules can be controlled.                                                  | Relations between CPU modules<br>and other modules must be set in<br>"Control PLC" of PLC parameter.                                                                                                                                                                                               | Page 106,<br>CHAPTER 5                                             |  |
|                | Access from GOTs                                                         | Acce                                                                            | essible                                                                                                                                                                                                                                                                                            | Manual for<br>the GOT<br>used                                      |  |
|                | Access with instructions using the link direct device                    | Accessible                                                                      | Only control CPU is accessible.                                                                                                                                                                                                                                                                    | Page 106,<br>Section 5.2                                           |  |
| Access range   | Access to CC-Link                                                        | Accessible                                                                      | Only control CPU is accessible.                                                                                                                                                                                                                                                                    | Manual for<br>the CC-Link<br>system<br>master/local<br>module used |  |
|                | Access from peripherals                                                  | Accessible through an RS-232 cable or over network                              | Accessible through an RS-232<br>cable or over network.<br>For access to the Motion CPU, PC<br>CPU module, or C Controller<br>module, refer to the relevant<br>manual.                                                                                                                              | -                                                                  |  |
| Clock function | Clock data used by<br>intelligent function modules<br>(such as the QD75) | Clock data of the Basic model QCPU is used.                                     | Clock data of the Basic model<br>QCPU (CPU No.1) is used.                                                                                                                                                                                                                                          | Page 101,<br>Section 4.4                                           |  |
| Operation      | Operation when a CPU module is reset                                     | The entire system is reset by resetting the Basic model QCPU.                   | The entire system is reset by<br>resetting the Basic model QCPU<br>(CPU No.1).<br>(Resetting CPU No.2 and No.3<br>individually is not allowed.)                                                                                                                                                    | Page 104,<br>Section 4.6                                           |  |
|                | Operation when a stop error<br>has occurred in a CPU<br>module           | The system stops.                                                               | If a stop error has occurred in the<br>Basic model QCPU (CPU No.1),<br>the system stops. ("MULTI CPU<br>DOWN" (error code: 7000) occurs<br>in CPU No.2 and No.3.)<br>If a stop error has occurred in CPU<br>No.2 or No.3, the operation<br>depends on the parameter setting<br>("Operation Mode"). | Page 104,<br>Section 4.6                                           |  |

\*1

When a CPU module occupying two slots is mounted, the slot on the right of the CPU module will be  $10_{\rm H}$ . When a CPU module occupying three slots is mounted, the slot on the right of the CPU module will be  $20_{\rm H}$ .

|                                        | Item                                                                                   | Single CPU system                                                                               | Multiple CPU system                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reference                                               |
|----------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
|                                        | Communications by auto<br>refresh using the CPU<br>shared memory                       | Not supported                                                                                   | Basic model QCPU = 320 points,<br>Motion CPU = 2048 points,<br>C Controller module = 2048 points,<br>PC CPU module = 2048 points,<br>Total of all CPU modules: 4416<br>points                                                                                                                                                                                                                                                                                                                                     | Page 124,<br>Section 6.1.1                              |
| Communications<br>among CPU<br>modules | Communications by<br>programs using the CPU<br>shared memory                           | Not supported                                                                                   | Data communications is performed<br>by using the TO, S.TO, FROM<br>instructions, and instructions using<br>the cyclic transmission area device<br>(U3En\G□).                                                                                                                                                                                                                                                                                                                                                      | Page 152,<br>Section 6.1.3                              |
|                                        | Communications between<br>Basic model QCPU and<br>Motion CPU                           | Not supported                                                                                   | Data communications is performed<br>by using five motion dedicated<br>instructions and three multiple CPU<br>transmission dedicated instructions.                                                                                                                                                                                                                                                                                                                                                                 | Page 162,<br>Section 6.2,<br>Page 164,<br>Section 6.3.1 |
|                                        | Communications between<br>Basic model QCPU and C<br>Controller module/PC CPU<br>module | Not supported                                                                                   | Data communications is performed<br>by using the multiple CPU<br>transmission dedicated instruction.                                                                                                                                                                                                                                                                                                                                                                                                              | Page 166,<br>Section 6.3.2                              |
| Scan time                              | Factors that increase scan time                                                        | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> </ul> | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> <li>Refresh processing among CPU modules in the multiple CPU system</li> <li>Waiting time</li> </ul>                                                                                                                                                                                                                                                                                                                    | Page 194,<br>Appendix 4                                 |
| Parameter                              | Parameters added for a multiple CPU system                                             | Not supported                                                                                   | <ul> <li>Number of CPU modules<br/>("Multiple CPU Setting")</li> <li>Control PLC setting ("I/O<br/>Assignment")</li> <li>Out-of-group I/O setting ("Multiple<br/>CPU Setting")</li> <li>Operation mode when a stop<br/>error has occurred in a CPU<br/>module ("Multiple CPU Setting")</li> <li>Communication area setting<br/>("Refresh Setting")</li> <li>Settings of some parameters<br/>must be the same for all the CPU<br/>modules while others can be set<br/>individually for each CPU module.</li> </ul> | Page 82,<br>Section 4.2.2,<br>Page 172,<br>Appendix 1   |
| Precaution                             | AnS/A series module                                                                    | Not                                                                                             | supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Page 190,<br>Appendix 3                                 |

# (2) When a High Performance model QCPU is used

|                      | ltem                                                   | Single CPU system                                                                                                                             | Multiple CPU system                                                                                                                                   | Reference                          |  |
|----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
|                      | Maximum number of extension levels                     | 7 16                                                                                                                                          | evels                                                                                                                                                 |                                    |  |
|                      | Maximum number of mountable I/O modules                | 64                                                                                                                                            | 65- (Number of CPU modules) <sup>*1*2</sup>                                                                                                           | l                                  |  |
|                      | Main base unit <sup>*3</sup>                           | Q3□B, Q3□SB, Q3□RB, Q3□DB                                                                                                                     |                                                                                                                                                       |                                    |  |
| System configuration | Extension base unit*3*6                                |                                                                                                                                               | 8, QA1S5⊡B, QA1S6⊡B,<br>, QA6⊡B, QA6ADP+A5⊡B/A6⊡B                                                                                                     | Page 43,<br>Section 3.2.1          |  |
|                      | Extension cable                                        | QC05B, QC06B, QC12B,                                                                                                                          | QC30B, QC50B, QC100B                                                                                                                                  |                                    |  |
|                      | Overall extension cable distance                       | Withir                                                                                                                                        | 13.2m                                                                                                                                                 |                                    |  |
|                      | Power supply module <sup>*3</sup>                      | Q6□P, Q6□SP, Q6                                                                                                                               | ⊐RP, A1S6□P, A6□P                                                                                                                                     |                                    |  |
|                      | High Performance model<br>QCPU                         | Function version A or later                                                                                                                   | Function version B                                                                                                                                    |                                    |  |
| Available            | I/O module                                             | Function ver                                                                                                                                  | sion A or later                                                                                                                                       | Page 43,<br>Section 3.2.1          |  |
| module               | Interrupt module                                       | No function ve                                                                                                                                | No function version restriction                                                                                                                       |                                    |  |
| module               | Intelligent function module                            | Function version A or later                                                                                                                   | Function version B or later<br>(Function version A or later for the<br>QD62, QD62D, and QD62E.)                                                       | Page 53,<br>Section 3.2.3          |  |
|                      | GX Developer                                           | Version 4 or later                                                                                                                            | Version 6 or later                                                                                                                                    | Page 67,<br>Section 3.4            |  |
|                      | GX Configurator-AD                                     | SW0D5C-QADU 00A or later*4                                                                                                                    | SW0D5C-QADU 20C or later*4                                                                                                                            |                                    |  |
| Available            | GX Configurator-DA                                     | SW0D5C-QDAU 00A or later*4                                                                                                                    | SW0D5C-QDAU 20C or later*4                                                                                                                            |                                    |  |
| software             | GX Configurator-SC                                     | SW0D5C-QSCU 00A or later*4                                                                                                                    | SW0D5C-QSCU 20C or later <sup>*4</sup>                                                                                                                |                                    |  |
| package              | GX Configurator-CT                                     | SW0D5C-QCTU 00A or later*4                                                                                                                    | SW0D5C-QCTU 20C or later*4                                                                                                                            |                                    |  |
|                      | Other than above                                       | The same version can be used in both single CPU systems and multiple CPU systems.                                                             |                                                                                                                                                       |                                    |  |
|                      | Number of CPU modules<br>and mounting position         | Only 1 module in the CPU slot                                                                                                                 | 4 modules in the CPU slot to slot 2                                                                                                                   | Page 49,<br>Section 3.2.2          |  |
| Concept              | I/O number assignment                                  | Slot 0 is 00 <sub>H</sub> .                                                                                                                   | A slot on the right of the rightmost CPU module is $00_{\text{H}}$ . <sup>*5</sup>                                                                    | Page 29,<br>Section 2.2            |  |
|                      | Restrictions on number of mountable modules            | The number of mountable<br>modules differs depending on the<br>CPU module type.                                                               | The number of mountable<br>modules per system and the<br>number of controllable modules<br>per CPU module differ depending<br>on the CPU module type. | Page 71,<br>Section 3.5<br>(1) (b) |  |
| *1<br>*2             | When a module occupying to obtained by "65 - (Number o | ndicates the number set in "No. of PLC<br>wo slots is mounted, the maximum nu<br>f CPU modules + 1)".<br>hree slots is mounted, the maximum n | mber of mountable I/O modules is the                                                                                                                  | number                             |  |

When a module occupying three slots is mounted, the maximum number of mountable I/O modules is the number obtained by "25 - (Number of CPU modules + 2)".

\*3 If a Motion CPU or PC CPU module is used in a multiple CPU system, the Q3□RB, Q6□RB, and Q6□RP cannot be used.

\*4 Available version differs for some intelligent function modules. ( D Manual for the intelligent function module used)

\*5 When a CPU module occupying two slots is mounted, the slot on the right of the CPU module will be 10<sub>H</sub>. When a CPU module occupying three slots is mounted, the slot on the right of the CPU module will be 20<sub>H</sub>.

\*6 When the QA1S6ADP+A1S5□B/A1S6□B is used, the maximum number of extension base units is 1, and the maximum number of I/O modules that can be mounted is 20 minus the number of CPU modules. When the QA1S6ADP-S1+A1S5□B/A1S6□B is used, the maximum number of extension base units is 3, and the maximum number of I/O modules that can be mounted is 36 minus the number of CPU modules.

|                                        | Item                                                                                             | Single CPU system                                                              | Multiple CPU system                                                                                                                                                                                                                                                                                          | Reference                                                          |
|----------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|                                        | Access from CPU<br>module(s) to other modules                                                    | All modules can be controlled.                                                 | Relations between CPU modules<br>and other modules must be set in<br>"Control PLC" of PLC parameter.                                                                                                                                                                                                         | Page 106,<br>CHAPTER 5                                             |
|                                        | Access from GOTs                                                                                 | Accessible                                                                     | A GOT can access a High<br>Performance model QCPU of the<br>specified CPU No.                                                                                                                                                                                                                                | Manual for<br>the GOT<br>used                                      |
|                                        | Access with instructions using the link direct device                                            | Accessible                                                                     | Only control CPU is accessible.                                                                                                                                                                                                                                                                              | Page 106,<br>Section 5.2                                           |
| Access range                           | Access to CC-Link                                                                                | Accessible                                                                     | Only control CPU is accessible.                                                                                                                                                                                                                                                                              | Manual for<br>the CC-Link<br>system<br>master/local<br>module used |
|                                        | Access from peripherals                                                                          | Accessible through a USB<br>cable/RS-232 cable or over<br>network              | Accessible through a USB<br>cable/RS-232 cable or over<br>network.<br>For access to the Motion CPU, PC<br>CPU module, or C Controller<br>module, refer to the relevant<br>manual.                                                                                                                            | -                                                                  |
| Clock function                         | unction Lintelligent function modules L Performance model QCPU is                                |                                                                                | Clock data of the High Performance model QCPU (CPU No.1) is used.                                                                                                                                                                                                                                            | Page 101,<br>Section 4.4                                           |
| Operation                              | Operation when a CPU module is reset.                                                            | The entire system is reset by<br>resetting the High Performance<br>model QCPU. | The entire system is reset by<br>resetting the High Performance<br>model QCPU (CPU No.1).<br>(Resetting CPU No.2 to No.4<br>individually is not allowed.)                                                                                                                                                    | Page 104,<br>Section 4.6                                           |
|                                        | Operation when a stop error<br>has occurred in a CPU<br>module                                   | The system stops.                                                              | If a stop error has occurred in the<br>High Performance model QCPU<br>(CPU No.1), the system stops.<br>("MULTI CPU DOWN" (error code:<br>7000) occurs in CPU No.2 to No.4.)<br>If a stop error has occurred in CPU<br>No.2 to No.4, the operation depends<br>on the parameter setting<br>("Operation Mode"). | Page 104,<br>Section 4.6                                           |
|                                        | Communications by auto<br>refresh using the CPU<br>shared memory                                 | Not supported                                                                  | Total of 4 Settings per CPU module:<br>up to 2K words,<br>Total of all CPU modules: 8K words                                                                                                                                                                                                                 | Page 124,<br>Section 6.1.1                                         |
| Communications<br>among CPU<br>modules | Communications by<br>programs using the CPU<br>shared memory                                     | Not supported                                                                  | Data communications is performed<br>by using the S.TO, FROM<br>instructions, and instructions using<br>the cyclic transmission area device<br>(U3En\G□).                                                                                                                                                     | Page 152,<br>Section 6.1.3                                         |
|                                        | Communications between<br>High Performance model<br>QCPU and Motion CPU                          | Not supported                                                                  | Data communications is performed<br>by using five motion dedicated<br>instructions and three multiple CPU<br>transmission dedicated instructions.                                                                                                                                                            | Page 162,<br>Section 6.2,<br>Page 164,<br>Section 6.3.1            |
|                                        | Communication between<br>High Performance model<br>QCPU and C Controller<br>module/PC CPU module | Not supported                                                                  | Data communications is performed<br>by using the multiple CPU<br>transmission dedicated instruction.                                                                                                                                                                                                         | Page 166,<br>Section 6.3.2                                         |

|            | ltem                                       | Single CPU system                                                                               | Multiple CPU system                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reference                                             |
|------------|--------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Scan time  | Factors that increase scan<br>time         | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> </ul> | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> <li>Refresh processing among CPU modules in the multiple CPU system</li> <li>Waiting time</li> </ul>                                                                                                                                                                                                                                                                                                                    | Page 194,<br>Appendix 4                               |
| Parameter  | Parameters added for a multiple CPU system | Not supported                                                                                   | <ul> <li>Number of CPU modules<br/>("Multiple CPU Setting")</li> <li>Control PLC setting ("I/O<br/>Assignment")</li> <li>Out-of-group I/O setting ("Multiple<br/>CPU Setting")</li> <li>Operation mode when a stop<br/>error has occurred in a CPU<br/>module ("Multiple CPU Setting")</li> <li>Communication area setting<br/>("Refresh Setting")</li> <li>Settings of some parameters<br/>must be the same for all the CPU<br/>modules while others can be set<br/>individually for each CPU module.</li> </ul> | Page 82,<br>Section 4.2.2,<br>Page 172,<br>Appendix 1 |
| Precaution | AnS/A series module                        | Supported                                                                                       | Supported only when a High<br>Performance model QCPU is set as<br>a control CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                  | Page 190,<br>Appendix 3                               |

### (3) When a Process CPU is used.

|                                  | Item                                                         | Single CPU system                                                                 | Multiple CPU system                                                                                                                                                                           | Reference                          |  |
|----------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
|                                  | Maximum number of extension levels                           | 7 16                                                                              | evels                                                                                                                                                                                         |                                    |  |
|                                  | Maximum number of mountable I/O modules                      | 64                                                                                | 65 - (Number of CPU modules) <sup>*1*2</sup>                                                                                                                                                  |                                    |  |
| System                           | Main base unit <sup>*3</sup>                                 | Q3⊡B, Q3E                                                                         | JRB, Q3□DB                                                                                                                                                                                    | Page 43,                           |  |
| configuration                    | Extension base unit <sup>*3</sup>                            | Q5⊡B, Q6                                                                          | □B, Q6□RB                                                                                                                                                                                     | Section 3.2.1                      |  |
|                                  | Extension cable                                              | QC05B, QC06B, QC12B,                                                              | QC30B, QC50B, QC100B                                                                                                                                                                          |                                    |  |
|                                  | Overall extension cable distance                             | Withir                                                                            | 13.2m                                                                                                                                                                                         |                                    |  |
|                                  | Power supply module <sup>*3</sup>                            | Q6□P,                                                                             | Q6□RP                                                                                                                                                                                         |                                    |  |
|                                  | Process CPU                                                  | No function version restriction                                                   |                                                                                                                                                                                               |                                    |  |
|                                  | I/O module                                                   | Function version A or later                                                       |                                                                                                                                                                                               | Page 43,<br>Section 3.2.1,         |  |
| Available                        | Interrupt module                                             | No function version restriction                                                   |                                                                                                                                                                                               |                                    |  |
| module                           | Intelligent function module                                  | Function version A or later                                                       | Function version B or later<br>(Function version A or later for the<br>QD62, QD62D, and QD62E.)                                                                                               | Page 53,<br>Section 3.2.3          |  |
| Available<br>software<br>package | GX Works2, GX Developer,<br>PX Developer,<br>GX Configurator | The same version can be used in both single CPU systems and multiple CPU systems. |                                                                                                                                                                                               | Page 67,<br>Section 3.4            |  |
|                                  | Number of CPU modules<br>and mounting position               | Only 1 module in the CPU slot                                                     | 4 modules in the CPU slot to slot 2                                                                                                                                                           | Page 49,<br>Section 3.2.2          |  |
| Concept                          | I/O number assignment                                        | Slot 0 is 00 <sub>H</sub> .                                                       | A slot on the right of the rightmost CPU module is $00_{\text{H}}$ . <sup>*4</sup>                                                                                                            | Page 29,<br>Section 2.2            |  |
|                                  | Restrictions on the number of mountable modules              | The number of mountable<br>modules differs depending on the<br>CPU module type.   | The number of mountable<br>modules per system and the<br>number of controllable modules<br>per CPU module differ depending<br>on the CPU module type.<br>C" of PLC parameter ("Multiple CPU S | Page 71,<br>Section 3.5<br>(1) (b) |  |

\*2 When a module occupying two slots is mounted, the maximum number of mountable I/O modules is the number obtained by "25 - (Number of CPU modules + 1)".

When a module occupying three slots is mounted, the maximum number of mountable I/O modules is the number obtained by "25 - (Number of CPU modules + 2)".

\*3 If a Motion CPU or PC CPU module is used in a multiple CPU system, the Q3DRB, Q6DRB, and Q6DRP cannot be used.

When a CPU module occupying two slots is mounted, the slot on the right of the CPU module will be 10<sub>H</sub>. \*4 When a CPU module occupying three slots is mounted, the slot on the right of the CPU module will be 20<sub>H</sub>.

|                                        | Item                                                                              | Single CPU system                                                 | Multiple CPU system                                                                                                                                                                                                                                                                          | Reference                                                          |
|----------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|                                        | Access from CPU module(s) to other modules                                        | All modules can be controlled.                                    | Relations between CPU modules<br>and other modules must be set in<br>"Control PLC" of PLC parameter.                                                                                                                                                                                         | Page 106,<br>CHAPTER 5                                             |
|                                        | Access from GOTs                                                                  | Accessible                                                        | A GOT can access a Process CPU<br>of the specified CPU No.                                                                                                                                                                                                                                   | Manual for<br>the GOT<br>used                                      |
|                                        | Access with instructions using the link direct device                             | Accessible                                                        | Only control CPU is accessible.                                                                                                                                                                                                                                                              | Page 106,<br>Section 5.2                                           |
| Access range                           | Access to CC-Link                                                                 | Accessible                                                        | Only control CPU is accessible.                                                                                                                                                                                                                                                              | Manual for<br>the CC-Link<br>system<br>master/local<br>module used |
|                                        | Access from peripherals                                                           | Accessible through a USB<br>cable/RS-232 cable or over<br>network | Accessible through a USB<br>cable/RS-232 cable or over<br>network.<br>For access to the Motion CPU, PC<br>CPU module, or C Controller<br>module, refer to the relevant<br>manual.                                                                                                            | -                                                                  |
| Clock function                         | Clock data used by<br>intelligent function modules<br>(such as the QD75)          | Clock data of the Process CPU is used.                            | Clock data of the Process CPU<br>(CPU No.1) is used.                                                                                                                                                                                                                                         | Page 101,<br>Section 4.4                                           |
|                                        | Operation when a CPU module is reset.                                             | The entire system is reset by resetting the Process CPU.          | The entire system is reset by<br>resetting the Process CPU (CPU<br>No.1).<br>(Resetting CPU No.2 to No.4<br>individually is not allowed.)                                                                                                                                                    | Page 104,<br>Section 4.6                                           |
| Operation                              | Operation when a stop error<br>has occurred in a CPU<br>module                    | The system stops.                                                 | If a stop error has occurred in the<br>Process CPU (CPU No.1), the<br>system stops. ("MULTI CPU<br>DOWN" (error code: 7000) occurs in<br>CPU No.2 to No.4.)<br>If a stop error has occurred in CPU<br>No.2 to No.4, the operation depends<br>on the parameter setting<br>("Operation Mode"). | Page 104,<br>Section 4.6                                           |
|                                        | Communications by auto<br>refresh using the CPU<br>shared memory                  | Not supported                                                     | Total of 4 Settings per CPU module:<br>up to 2K words,<br>Total of all CPU modules: 8K words                                                                                                                                                                                                 | Page 124,<br>Section 6.1.1                                         |
| Communications<br>among CPU<br>modules | Communications by<br>programs using the CPU<br>shared memory                      | Not supported                                                     | Data communications is performed<br>by using the S.TO, FROM<br>instructions, and instructions using<br>the cyclic transmission area device<br>(U3En\G□).                                                                                                                                     | Page 152,<br>Section 6.1.3                                         |
|                                        | Communications between<br>Process CPU and Motion<br>CPU                           | Not supported                                                     | Data communications is performed<br>by using five motion dedicated<br>instructions and three multiple CPU<br>transmission dedicated instructions.                                                                                                                                            | Page 162,<br>Section 6.2,<br>Page 164,<br>Section 6.3.1            |
|                                        | Communications between<br>Process CPU and C<br>Controller module/PC CPU<br>module | Not supported                                                     | Data communications is performed<br>by using the multiple CPU<br>transmission dedicated instruction.                                                                                                                                                                                         | Page 166,<br>Section 6.3.2                                         |

|            | Item                                         | Single CPU system                                                                               | Multiple CPU system                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reference                                             |
|------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Scan time  | Factors that increase scan time              | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> </ul> | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> <li>Refresh processing among CPU modules in a multiple CPU system</li> <li>Waiting time</li> </ul>                                                                                                                                                                                                                                                                                                                      | Page 194,<br>Appendix 4                               |
| Parameter  | Parameters added for<br>multiple CPU systems | Not supported                                                                                   | <ul> <li>Number of CPU modules<br/>("Multiple CPU Setting")</li> <li>Control PLC setting ("I/O<br/>Assignment")</li> <li>Out-of-group I/O setting ("Multiple<br/>CPU Setting")</li> <li>Operation mode when a stop<br/>error has occurred in a CPU<br/>module ("Multiple CPU Setting")</li> <li>Communication area setting<br/>("Refresh Setting")</li> <li>Settings of some parameters<br/>must be the same for all the CPU<br/>modules while others can be set<br/>individually for each CPU module.</li> </ul> | Page 82,<br>Section 4.2.2,<br>Page 172,<br>Appendix 1 |
| Precaution | AnS/A series module                          | Not supported                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Page 190,<br>Appendix 3                               |

|                                  | Item                                           | Single CPU system                                                                                                          | Multiple CPU system                                                                                                                                | Reference                 |  |
|----------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
|                                  | Maximum number of extension levels             | 7 levels (Q00UCPU, Q01L                                                                                                    | 7 levels (Q00UCPU, Q01UCPU, or Q02UCPU: 4 levels)                                                                                                  |                           |  |
| System                           | Maximum number of mountable I/O modules        | 64<br>(Q00UCPU or Q01UCPU: 24,<br>Q02CPU: 36)                                                                              | 65 - (Number of CPU modules) <sup>*1*2</sup><br>(Q00UCPU or Q01UCPU:<br>25 - (Number of CPU modules),<br>Q02UCPU:<br>37 - (Number of CPU modules)) | Page 55.                  |  |
| configuration                    | Main base unit <sup>*3</sup>                   | Q3B, Q3SB                                                                                                                  | , Q3RB, Q3DB                                                                                                                                       | Section 3.3.1             |  |
|                                  | Extension base unit*3*4*5                      | Q5□B, Q6□B, Q6□RB, QA1S5□B, QA1S6□B,<br>QA1S6ADP+A1S5□B/A1S6□B, QA6□B, QA6ADP+A5□B/A6□B                                    |                                                                                                                                                    |                           |  |
|                                  | Extension cable                                | QC05B, QC06B, QC12B, QC30B, QC50B, QC100B                                                                                  |                                                                                                                                                    |                           |  |
|                                  | Overall extension cable distance               | Within 13.2m                                                                                                               |                                                                                                                                                    |                           |  |
|                                  | Power supply module <sup>*3</sup>              | Q6□P, Q6□SP, Q6□RP                                                                                                         |                                                                                                                                                    |                           |  |
|                                  | Universal model QCPU                           | No function version restriction                                                                                            |                                                                                                                                                    |                           |  |
|                                  | I/O module                                     | Function version A or later                                                                                                |                                                                                                                                                    | Page 55,                  |  |
| Available                        | Interrupt module                               | No function v                                                                                                              | ersion restriction                                                                                                                                 | Section 3.3.1,            |  |
| module                           | Intelligent function module                    | Function version A or later<br>Function version A or later (Function version A or later for the<br>QD62, QD62D, and QD62E) |                                                                                                                                                    | Page 66,<br>Section 3.3.3 |  |
| Available<br>software<br>package | GX Works2,<br>GX Developer,<br>GX Configurator | The same version can be used in both single CPU systems and multiple CPU systems.                                          |                                                                                                                                                    | Page 67,<br>Section 3.4   |  |

# (4) When a Universal model QCPU is used

\*2 When a module occupying two slots is mounted, the maximum number of mountable I/O modules is the number obtained by "65 - (Number of CPU modules + 1)".

When a module occupying three slots is mounted, the maximum number of mountable I/O modules is the number obtained by "65 - (Number of CPU modules + 2)".

\*3 If a Motion CPU or PC CPU module is used in a multiple CPU system, the Q3DRB, Q6DRB, and Q6DRP cannot be used.

AnS/A series-compatible modules can be used with a Universal model QCPU with a serial number (first five digits) of \*4 "13102" or later.

\*5 When the QA1S6ADP+A1S5DB/A1S6DB is used, the maximum number of extension base units is 1, and the maximum number of I/O modules that can be mounted is 20 minus the number of CPU modules. When the QA1S6ADP-S1+A1S5□B/A1S6□B is used, the maximum number of extension base units is 3, and the maximum number of I/O modules that can be mounted is 36 minus the number of CPU modules.

|                | Item                                                                     | Single CPU system                                                               | Multiple CPU system                                                                                                                                                                              | Reference                                                   |
|----------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
|                | Number of CPU modules and mounting position                              | Only 1 module in the CPU slot                                                   | 4 modules in the CPU slot to slot 2                                                                                                                                                              | Page 62,<br>Section 3.3.2                                   |
| Concept        | I/O number assignment                                                    | Slot 0 is 00 <sub>H</sub> .                                                     | A slot on the right of the rightmost CPU module is 00 <sub>H</sub> .*1                                                                                                                           | Page 29,<br>Section 2.2                                     |
|                | Restrictions on the number of mountable modules                          | The number of mountable<br>modules differs depending on<br>the CPU module type. | The number of mountable modules<br>per system and the number of<br>controllable modules per CPU<br>module differ depending on the<br>CPU module type.                                            | Page 73,<br>Section 3.5<br>(1) (c)                          |
| Access range   | Access from CPU module(s) to other modules                               | All modules can be controlled.                                                  | Relations between CPU modules<br>and other modules must be set in<br>"Control PLC" of PLC parameter.                                                                                             | Page 106,<br>CHAPTER 5                                      |
|                | Access from GOTs                                                         | Accessible                                                                      | A GOT can access a Universal<br>model QCPU of the specified CPU<br>No.                                                                                                                           | Manual for<br>the GOT<br>used                               |
|                | Access with instructions using the link direct device                    | Accessible Only control CPU is accessible.                                      |                                                                                                                                                                                                  | Page 106,<br>Section 5.2                                    |
|                | Access to CC-Link                                                        | Accessible                                                                      | Only control CPU is accessible.                                                                                                                                                                  | Manual for<br>the CC-Link<br>system<br>master/local<br>used |
|                | Access from peripherals                                                  | Accessible through a USB cable/RS-232 cable/Ethernet cable or over network.     | Accessible through a USB<br>cable/RS-232 cable/Ethernet cable<br>or over network.<br>For access to the Motion CPU, PC<br>CPU module, or C Controller<br>module, refer to the relevant<br>manual. | -                                                           |
| Clock function | Clock data used by CPU<br>No.2 to No.4                                   | Not supported                                                                   | Clock data of the Universal model<br>QCPU (CPU No.1) (except the<br>Q00UCPU, Q01UCPU, and<br>Q02UCPU) is used. <sup>*2</sup>                                                                     | Page 101,<br>Section 4.4                                    |
|                | Clock data used by<br>intelligent function modules<br>(such as the QD75) | Clock data of the Universal model QCPU is used.                                 | Clock data of the Universal model QCPU (CPU No.1) is used.                                                                                                                                       |                                                             |

\*1 When a CPU module occupying two slots is mounted, the slot on the right of the CPU module will be 10<sub>H</sub>. When a CPU module occupying three slots is mounted, the slot on the right of the CPU module will be 20<sub>H</sub>.

\*2 When a Universal model QCPU (except the Q00UCPU, Q01UCPU, and Q02UCPU), Motion CPU (Q172DCPU(-S1), Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU), or C Controller module (Q12DCCPU-V, Q24DHCCPU-V, Q24DHCCPU-VG, Q24DHCCPU-LS, or Q26DHCCPU-LS) is used as any of CPU No.2 to No.4, clock data in CPU No.1 can be used.

|                               | Item                                                                                                      | Single CPU system                                                                               | Multiple CPU system                                                                                                                                                                                                                                                                          | Reference                                               |
|-------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
|                               | Operation when a CPU module is reset.                                                                     | The entire system is reset by resetting the Universal model QCPU.                               | The entire system is reset by<br>resetting the Process CPU (CPU<br>No.1).<br>(Resetting CPU No.2 to No.4<br>individually is not allowed.)                                                                                                                                                    | Page 104,<br>Section 4.6                                |
| Operation                     | Operation when a stop error<br>has occurred in a CPU<br>module                                            | The system stops.                                                                               | If a stop error has occurred in the<br>Process CPU (CPU No.1), the<br>system stops. ("MULTI CPU<br>DOWN" (error code: 7000) occurs in<br>CPU No.2 to No.4.)<br>If a stop error has occurred in CPU<br>No.2 to No.4, the operation depends<br>on the parameter setting<br>("Operation Mode"). | Page 104,<br>Section 4.6                                |
|                               | Multiple CPU system synchronized startup                                                                  | Not supported                                                                                   | Whether to synchronize the startup<br>of CPU modules in the multiple CPU<br>system or not can be set.<br>(The default is set to be<br>synchronized.)                                                                                                                                         | Page 170,<br>Section 6.5                                |
|                               | Communications by auto<br>refresh using the CPU<br>shared memory                                          | Not supported                                                                                   | Total of 4 Settings per CPU module:<br>up to 2K words,<br>Total of all CPU modules: 8K words                                                                                                                                                                                                 | Page 124,<br>Section 6.1.1                              |
|                               | Communications by auto<br>refresh using the multiple<br>CPU high speed<br>transmission area <sup>*1</sup> | Not supported                                                                                   | Total memory capacity used by all<br>CPU modules:<br>2 CPU modules: 14K words,<br>3 CPU modules: 13K words,<br>4 CPU modules: 12K words                                                                                                                                                      | Page 137,<br>Section 6.1.2                              |
| Communications<br>between CPU | Communications by<br>programs using the CPU<br>shared memory                                              | Not supported                                                                                   | Data communications is performed<br>by using the TO, FROM instructions,<br>and instructions using the cyclic<br>transmission area device<br>(U3En\G□).                                                                                                                                       | Page 152,<br>Section 6.1.3                              |
| modules                       | Communications between<br>Universal model QCPU and<br>Motion CPU                                          | Not supported                                                                                   | Data communications is performed<br>by using five motion dedicated<br>instructions and three multiple CPU<br>transmission dedicated instructions.                                                                                                                                            | Page 162,<br>Section 6.2,<br>Page 164,<br>Section 6.3.1 |
|                               | Communications between<br>Universal model QCPU and<br>C Controller module/PC<br>CPU module                | Not supported                                                                                   | Data communications is performed<br>by using the multiple CPU<br>transmission dedicated instruction.                                                                                                                                                                                         | Page 166,<br>Section 6.3.2                              |
|                               | Communications between<br>Universal model QCPUs                                                           | Not supported                                                                                   | Data communications is performed<br>by using two multiple CPU high-<br>speed transmission dedicated<br>instructions.                                                                                                                                                                         | Page 167,<br>Section 6.3.3                              |
| Scan time                     | Factors that increase scan time                                                                           | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> </ul> | <ul> <li>Writing data during RUN</li> <li>Time reserved for communication processing</li> <li>Refresh processing among CPU modules in a multiple CPU system</li> <li>Waiting time</li> </ul>                                                                                                 | Page 194,<br>Appendix 4                                 |

\*1 When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, this type of communications cannot be performed.

|           | Item                                         | Single CPU system | Multiple CPU system                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Reference                                               |
|-----------|----------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Parameter | Parameters added for<br>multiple CPU systems | Not supported     | <ul> <li>Number of CPU modules<br/>("Multiple CPU Setting")</li> <li>Control PLC setting ("I/O<br/>Assignment")</li> <li>Out-of-group I/O setting ("Multiple<br/>CPU Setting")</li> <li>Operation mode when a stop<br/>error has occurred in a CPU<br/>module ("Multiple CPU Setting")</li> <li>Multiple CPU synchronous startup<br/>("Multiple CPU Setting")</li> <li>Multiple CPU Setting")</li> <li>Multiple CPU Setting")</li> <li>Multiple CPU Setting")</li> <li>Multiple CPU Setting")</li> <li>Settings of area setting<br/>("Refresh Setting")</li> <li>Settings of some parameters<br/>must be the same for all the CPU<br/>modules while others can be set<br/>individually for each CPU module.</li> </ul> | Page 82,<br>Section<br>4.2.2,Page<br>172,<br>Appendix 1 |
| Caution   | AnS/A series module*2                        | Supported         | Supported only when a Universal<br>model QCPU is set as a control<br>CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Page 190,<br>Appendix 3                                 |

\*1

When the Q00UCPU, Q01UCPU, or Q02UCPU is used as CPU No.1, this parameter cannot be set.

\*2 AnS/A series-compatible modules can be used with a Universal model QCPU with a serial number (first five digits) of "13102" or later.

Α

# **Appendix 3** Precautions for Using AnS/A Series Modules

### (1) Multiple CPU system configuration for using AnS/A series modules

AnS/A series modules can be used in a multiple CPU system configuration where all of the following conditions are met.

#### (a) CPU No.1

The following QCPU must be used.

- Universal model QCPU with a serial number (first five digits) of "13102" or later
- High Performance model QCPU

#### (b) CPU No.2 to No.4

The following CPU module must be used.

- Universal model QCPU with a serial number (first five digits) of "13102" or later
- High Performance model QCPU
- Motion CPU
- C Controller module
- PC CPU module

AnS/A series modules cannot be used in the system using the system configuration other than the above.

### (2) Control CPU setting

Set either of the following QCPUs as a control CPU of AnS/A series modules.

- Universal model QCPU with a serial number (first five digits) of "13102" or later
- High Performance model QCPU

Note that only one CPU module can be set as a control CPU.

Ex. When CPU No.2 is set as a control CPU

Set CPU No.2 as the control CPU of all slots where AnS/A series modules are mounted. If a different CPU No. is set as a control CPU for any of the AnS/A series modules, "PARAMETER ERROR" (error code: 3009) will occur and the multiple CPU system will not start.



The control CPU setting shown above indicates the following:CPU modules 1 to 4:CPU numberOther than CPU modules:Control CPU number

# (3) Access ranges of controlled and non-controlled modules

Access ranges of the controlled and non-controlled modules in a multiple CPU system is shown below.

O: Accessible ×: Inaccessible

| Access target |       | Controlled<br>module | Non-controlled module<br>("All CPUs Can Read All Inputs") |                   |  |
|---------------|-------|----------------------|-----------------------------------------------------------|-------------------|--|
|               |       | module               | Disabled (not checked)                                    | Enabled (checked) |  |
| Input (X)     |       | 0                    | ×                                                         | ×                 |  |
| Output (Y)    | Read  | 0                    | ×                                                         | ×                 |  |
| Output (1)    | Write | 0                    | ×                                                         | ×                 |  |
| Buffer memory | Read  | 0                    | ×                                                         | ×                 |  |
| Durier memory | Write | 0                    | ×                                                         | ×                 |  |

### (4) Precautions

#### (a) Accessible device ranges

When the following AnS/A series modules are used, accessible device ranges are restricted.

- A1SJ71J92-S3, AJ71J92-S3 type JEMANET interface module
- A1SD51S, AD51-S3, AD51H-S3 type intelligent communication module
- A1SJ71AP23Q, A1SJ71AR23Q, A1SJ71AT23BQ type MELSECNET local station data link module

| Device                              | Accessible device range |  |  |
|-------------------------------------|-------------------------|--|--|
| Input (X), Output (Y)               | X/Y0 to X/Y7FF          |  |  |
| Internal relay (M), Latch relay (L) | M/L0 to M/L8191         |  |  |
| Link relay (B)                      | B0 to BsFFF             |  |  |
| Timer (T)                           | T0 to T2047             |  |  |
| Counter (C)                         | C0 to C1023             |  |  |
| Data register (D)                   | D0 to D6143             |  |  |
| Link register (W)                   | W0 to WFFF              |  |  |
| Annunciator (F)                     | F0 to F2047             |  |  |

#### (b) Unavailable modules

The following modules cannot be used.

| Product                                           | Model name                                                                                                                                                                               |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MELSECNET/10 network module                       | A1SJ71LP21, A1SJ71BR11, A1SJ71QLP21, A1SJ71QLP21S,<br>A1SJ71QLP21GE, A1SJ71QBR11, AJ71LP21, AJ71LP21G,<br>AJ71BR11, AJ71LR21, AJ71QLP21, AJ71QLP21S, AJ71QLP21G,<br>AJ71QBR11, AJ71QLR21 |
| MELSECNET (II), /B data link module               | A1SJ71AP21, A1SJ71AR21, A1SJ71AT21B, AJ71AP21, AJ71AP21-<br>S3, AJ71AR21, AJ71AT21B                                                                                                      |
| Ethernet interface module                         | A1SJ71QE71-B2-S3(-B5-S3), A1SJ71E71-B2-S3(-B5-S3),<br>AJ71QE71N-B2(-B5T), AJ71E71N-B2(-B5T)                                                                                              |
| Serial communication module, computer link module | A1SJ71QC24(N), A1SJ71UC24-R2(-PRF), AJ71QC24(N),<br>AJ71QC24N-R2(-R4), A1SJ71UC24, AJ71UC24                                                                                              |
| Computer link/multidrop link module               | A1SJ71UC24-R4 <sup>*1</sup>                                                                                                                                                              |
| CC-Link master/local module                       | A1SJ61QBT11, A1SJ61BT11, AJ61QBT11, AJ61BT11                                                                                                                                             |
| ME-NET interface module                           | A1SJ71ME81, AJ71ME81                                                                                                                                                                     |

\*1 Only the multidrop link function is supported. The computer link and printer functions are not supported.

#### (c) Modules that require program modification

Dedicated instructions for the following special function modules cannot be used. Modify the program using the FROM/TO instructions.

| Product                   | Model name                                                          |
|---------------------------|---------------------------------------------------------------------|
| High-speed counter module | A1SD61, A1SD62, A1SD62D(-S1), A1SD62E, AD61, AD61S1                 |
| MELSECNET/MINI-S3         | A1SJ71PT32-S3, A1SJ71T32-S3, AJ71PT32-S3, AJ71T32-S3                |
| Positioning module        | A1SD75P1-S3(P2-S3/P3-S3), AD75M1(M2/M3), AD75P1-S3(P2-<br>S3/P3-S3) |
| ID module                 | A1SJ71ID1-R4, A1SJ71ID2-R4, AJ71ID1-R4, AJ71ID2-R4                  |

# Appendix 4.1 Concept of scan time

The concept of scan time in a multiple CPU system is the same as that in a single CPU system. This section describes how to calculate the processing time when a multiple CPU system is configured.

# (1) I/O refresh time

For the calculating formula of I/O refresh time, refer to the following.

User's Manual (Function Explanation, Program Fundamentals) for the CPU module used The I/O refresh time increases by the time obtained by the following calculation when more than one CPU module simultaneously accesses I/O modules and intelligent function modules through the bus .

(Extended time) =  $\frac{(\text{Number of input points + Number of output points})}{16} \times N3 \times (\text{Number of other CPU modules}) (\mu s)$ 

Use the following value for N3.

|                                                                                                                                                                    | N3                                |                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------|--|
| QCPU                                                                                                                                                               | System with a main base unit only | System including extension<br>base unit(s) |  |
| Q00CPU, Q01CPU                                                                                                                                                     |                                   |                                            |  |
| Q02(H)CPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                                                                                            |                                   |                                            |  |
| Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                             |                                   |                                            |  |
| Q00UCPU, Q01UCPU, Q02UCPU,<br>Q03UD(E)CPU, Q04UD(E)HCPU,<br>Q06UD(E)HCPU, Q10UD(E)HCPU,<br>Q13UD(E)HCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q50UDEHCPU,<br>Q100UDEHCPU | 8.7µs                             | 21µs                                       |  |
| Q03UDVCPU, Q04UDVCPU,<br>Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                                                           |                                   |                                            |  |

### (2) Total instruction execution time

For the processing time of the multiple CPU system dedicated instructions and the processing time of instructions whose processing times differ between in a single CPU system and a multiple CPU system, refer to the following.

MELSEC-Q/L Programming Manual (Common Instruction)

# (3) Common processing time

In a multiple CPU system, the common processing time increases as shown below.

| QCPU                                                                                                                                                               | Common processing time                            |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|
| Q00CPU, Q01CPU                                                                                                                                                     | (0.05 to 0.13) × (Number of other CPU modules) ms |  |  |
| Q02CPU                                                                                                                                                             | 0.02ms                                            |  |  |
| Q02HCPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                                                                                              | 0.03ms                                            |  |  |
| Q02PHCPU, Q06PHCPU, Q12PHCPU,<br>Q25PHCPU                                                                                                                          | 0.05015                                           |  |  |
| Q00UCPU, Q01UCPU, Q02UCPU,<br>Q03UD(E)CPU, Q04UD(E)HCPU,<br>Q06UD(E)HCPU, Q10UD(E)HCPU,<br>Q13UD(E)HCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q50UDEHCPU,<br>Q100UDEHCPU | 0.02ms                                            |  |  |
| Q03UDVCPU, Q04UDVCPU,<br>Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                                                           |                                                   |  |  |

# Appendix 4.2 Factors that increase scan time

The processing time in a multiple CPU system increases from that in a single CPU system when the following functions are used.

When any of the following functions is used, add the time values described in this section to the values calculated on Page 194, Appendix 4.1.

- Auto refresh of the CPU shared memory (including the multiple CPU high speed transmission function)
- Refresh of CC-Link IE and MELSECNET/H
- Auto refresh of CC-Link

# (1) Auto refresh of the CPU shared memory (including the multiple CPU high speed transmission function)

#### (a) Auto refresh time of the CPU shared memory

This is the time required for executing refresh set in "Communication Area Setting (Refresh Setting)" and "Multiple CPU High Speed Transmission Area Setting" of PLC parameter ("Multiple CPU Setting"). The value is the total amount of time required for the CPU module to write data to its own CPU shared memory and read data from the CPU shared memory of other CPU modules.

The time value needs to be added when refresh is set in "Communication Area Setting (Refresh Setting)" and "Multiple CPU High Speed Transmission Area Setting" of PLC parameter ("Multiple CPU Setting").

#### (b) Calculating formula

The time value is obtained by the following calculation.

· For the Basic model QCPU

(Auto refresh time)

= (N1 + (Number of send word points) × N2) +

(N3 + (Number of other CPU modules)  $\times$  N4 + (Number of receive word points)  $\times$  N5) (µs)

The number of receive word points is the sum of the number of word points sent by other CPU modules.

Ex. When the number of CPU modules is 3 and the host CPU is CPU No.1

The number of receive word points will be the sum of the number of word points sent by CPU No.2 and No.3.

Use the following values for N1 to N5.

| Basic model QCPU | N1   | N2     | N3   | N4    | N5     |
|------------------|------|--------|------|-------|--------|
| Q00CPU           | 63µs | 1.13µs | 63µs | 161µs | 0.88µs |
| Q01CPU           | 57µs | 1.03µs | 57µs | 146µs | 0.80µs |

• For the High Performance model QCPU and Process CPU

(Auto refresh time) = (N1 + (Number of receive word points)  $\times$  N2)  $\times$  (Number of other CPU modules) + (N3 + (Number of send word points)  $\times$  N4) (µs)

The number of receive word points is the sum of the number of word points sent by other CPU modules.

Ex. When the number of CPU modules is 4 and the host CPU is CPU No.1

The number of receive word points will be the sum of the number of word points sent by CPU No.2 to No.4.

Use the following values for N1 to N4.

| High Performance model QCPU,<br>Process CPU | N1   | N2     | N3    | N4     |
|---------------------------------------------|------|--------|-------|--------|
| Q02CPU                                      | 82µs | 0.52µs | 106µs | 0.17µs |
| Q02HCPU, Q06HCPU, Q12HCPU,<br>Q25HCPU       | 27µs | 0.44µs | 27µs  | 0.08µs |
| Q02PHCPU, Q06PHCPU, Q12PHCPU,<br>Q25PHCPU   | 21μ5 | 0.44µS | 21μ5  | υ.υομs |

#### · For the Universal model QCPU

(Auto refresh time)

= (N1 + (Number of send word points) × N2) +

(N3 + (Number of other CPU modules)  $\times$  N4 + (Number of receive word points)  $\times$  N5) (µs)

The number of receive word points is the sum of the number of word points sent by other CPU modules.

Ex. When the number of CPU modules is 4 and the host CPU is CPU No.1

The number of receive word points will be the sum of the number of word points sent by CPU No.2 to No.4.

For the auto refresh using the multiple CPU high speed transmission area, use the following values for N1 to N5.

| Universal model QCPU                                                                                                 | N1  | N2      | N3  | N4  | N5      |
|----------------------------------------------------------------------------------------------------------------------|-----|---------|-----|-----|---------|
| Q00UCPU, Q01UCPU, Q02UCPU                                                                                            | -   | -       | -   | -   | -       |
| Q03UD(E)CPU                                                                                                          | 6µs | 0.207µs | 2µs | 9µs | 0.393µs |
| Q04UD(E)HCPU, Q06UD(E)HCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q20UD(E)HCPU, Q26UD(E)HCPU,<br>Q50UDEHCPU, Q100UDEHCPU | 6µs | 0.183µs | 2µs | 9µs | 0.327µs |
| Q03UDVCPU, Q04UDVCPU, Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                | 6µs | 0.183µs | 1µs | 4µs | 0.256µs |

For the auto refresh using the CPU shared memory, use the following values for N1 to N5.

| 0                                                                                                                    |      | -       | •     |      |         |
|----------------------------------------------------------------------------------------------------------------------|------|---------|-------|------|---------|
| Universal model QCPU                                                                                                 | N1   | N2      | N3    | N4   | N5      |
| Q00UCPU, Q01UCPU, Q02UCPU                                                                                            | 34µs | 0.155µs | 120µs | 30µs | 0.420µs |
| Q03UD(E)CPU                                                                                                          | 9µs  | 0.162µs | 28µs  | 21µs | 0.410µs |
| Q04UD(E)HCPU, Q06UD(E)HCPU,<br>Q10UD(E)HCPU, Q13UD(E)HCPU,<br>Q20UD(E)HCPU, Q26UD(E)HCPU,<br>Q50UDEHCPU, Q100UDEHCPU | 8µs  | 0.132µs | 25µs  | 20µs | 0.410µs |
| Q03UDVCPU, Q04UDVCPU, Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                | 4µs  | 0.105µs | 12µs  | 10µs | 0.410µs |

# (c) When auto refresh is executed by another CPU module during auto refresh processing

The auto refresh time increases by the time obtained by the following calculation.

#### · For the Basic model QCPU

(Extended time) =  $4 \times$  (Number of receive word points)  $\times$  N6  $\times$  (Number of other CPU modules) (µs)

Use the following value for N6.

|                  | N6                                                   |              |  |
|------------------|------------------------------------------------------|--------------|--|
| Basic model QCPU | System with a main base unit System including extens |              |  |
|                  | only                                                 | base unit(s) |  |
| Q00CPU, Q01CPU   | 0.54µs                                               | 1.30µs       |  |

• For the High Performance model QCPU, Process CPU, and Universal model QCPU

(Extended time) = (Number of send/receive word points)  $\times$  N5  $\times$  (Number of other CPU modules) (µs)

Use the following value for N5.

| High Performance model QCPU,                                                                                                                        | N5                                |                                            |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------|--|--|--|
| Process CPU,<br>Universal model QCPU                                                                                                                | System with a main base unit only | System including extension<br>base unit(s) |  |  |  |
| Q02(H)CPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                                                                             |                                   |                                            |  |  |  |
| Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25HCPU                                                                                                               |                                   |                                            |  |  |  |
| Q00UCPU, Q01UCPU, Q02UCPU,<br>Q03UD(E)CPU, Q04UD(E)HCPU,<br>Q06UD(E)HCPU, Q10UD(E)HCPU,<br>Q13UD(E)HCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q50UDEHCPU, | 0.54µs                            | 1.30µs                                     |  |  |  |
| Q100UDEHCPU                                                                                                                                         |                                   |                                            |  |  |  |
| Q03UDVCPU, Q04UDVCPU,<br>Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                                            |                                   |                                            |  |  |  |

### (2) Refresh of CC-Link IE and MELSECNET/H

#### (a) Refresh time of CC-Link IE and MELSECNET/H

This is the time required for executing refresh between a QCPU and a CC-Link IE module or MELSECNET/H module. For each refresh time, refer to the following.

Reference manual for each network module used

#### (b) Calculating formula

In a multiple CPU system, if refresh is executed by a network module controlled by another CPU module during refresh processing, the refresh time increases by the time obtained by the following calculation.

· For the Basic model QCPU

(Extended time) = 4  $\times$  (Number of send/receive word points)  $\times$  N6  $\times$  (Number of other CPU modules) (µs) The number of send/receive word points is the total points of the following transfer data.

• Link refresh data: 
$$\frac{(LB + LX + LY + SB)}{16} + LW + SW$$

Use the following value for N6.

|                  | N6                                                     |              |  |  |
|------------------|--------------------------------------------------------|--------------|--|--|
| Basic model QCPU | System with a main base unit System including extensio |              |  |  |
|                  | only                                                   | base unit(s) |  |  |
| Q00CPU, Q01CPU   | 0.54µs                                                 | 1.30µs       |  |  |

· For the High Performance model QCPU, Process CPU, and Universal model QCPU

(Extended time) = (Number of send/receive word points) × N5 × (Number of other CPU modules) (µs)

The number of send/receive word points is the total points of the following transfer data.

- Link refresh data:  $\frac{(LB + LX + LY + SB)}{16}$  + LW + SW
- Data transferred to a file register in a memory card/SD memory card:  $\frac{(LB + LX + LY + SB)}{16}$  + LW + SW

• Interlink data transfer: 
$$\left(\frac{LB}{16} + LW\right) \times 2$$

Use the following value for N5.

| High Performance model QCPU,                                                            | N5                                |                                            |  |
|-----------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------|--|
| Process CPU,<br>Universal model QCPU                                                    | System with a main base unit only | System including extension<br>base unit(s) |  |
| Q02(H)CPU, Q06HCPU, Q12HCPU,<br>Q25HCPU                                                 |                                   |                                            |  |
| Q02PHCPU, Q06PHCPU, Q12PHCPU,<br>Q25HCPU                                                |                                   |                                            |  |
| Q00UCPU, Q01UCPU, Q02UCPU,<br>Q03UD(E)CPU, Q04UD(E)HCPU,<br>Q06UD(E)HCPU, Q10UD(E)HCPU, | 0.54µs                            | 1.30µs                                     |  |
| Q13UD(E)HCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q50UDEHCPU,                                |                                   |                                            |  |
| Q100UDEHCPU<br>Q03UDVCPU, Q04UDVCPU,<br>Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                 |                                   |                                            |  |

#### (3) Auto refresh of CC-Link

#### (a) Auto refresh time of CC-Link

This is the time required for executing refresh between a QCPU and a CC-Link master/local module. For details, refer to the following.

MELSEC-Q CC-Link System Master/Local Module User's Manual

#### (b) Calculating formula

In a multiple CPU system, when auto refresh is requested by a CC-Link module controlled by another CPU module during auto refresh processing, the auto refresh time increases by the time obtained by the following calculation.

(Extended time) = (Number of send/receive word points) × N5 × (Number of other CPU modules) (µs)

The number of send/receive word points is the total points of the following transfer data.

Link refresh data: 
$$\frac{(RX + RY + SB)}{16} + SW$$

Use the following value for N5.

|                                                                                                                                                                    | N5                                |                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------|--|
| QCPU                                                                                                                                                               | System with a main base unit only | System including extension<br>base unit(s) |  |
| Q00CPU, Q01CPU                                                                                                                                                     |                                   |                                            |  |
| Q02(H)CPU, Q06HCPU, Q12HCPU, Q25HCPU                                                                                                                               |                                   |                                            |  |
| Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU                                                                                                                             |                                   |                                            |  |
| Q00UCPU, Q01UCPU, Q02UCPU,<br>Q03UD(E)CPU, Q04UD(E)HCPU,<br>Q06UD(E)HCPU, Q10UD(E)HCPU,<br>Q13UD(E)HCPU, Q20UD(E)HCPU,<br>Q26UD(E)HCPU, Q50UDEHCPU,<br>Q100UDEHCPU | 0.54µs                            | 1.30µs                                     |  |
| Q03UDVCPU, Q04UDVCPU,<br>Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                                                           | PU                                |                                            |  |

# Appendix 4.3 Reducing processing time

### (1) Multiple CPU system processing

CPU modules access I/O modules and intelligent function modules through a bus (base unit pattern or extension cable). Note that only one CPU module can use the bus at a time.

If more than one CPU module attempts to use the bus simultaneously, the CPU module attempted access later is placed in Standby status until the processing of the first CPU module is completed.

In a multiple CPU system, this waiting time will cause delay in input and output, and consequently the scan time increases.

### (2) Maximum waiting time

In a multiple CPU system, the waiting time of the host CPU will reach the maximum when:

- The maximum number of CPU modules allowed in the system is used.
- An extension base unit is used.
- An intelligent function module on an extension base unit has high volume of data.
- All the CPU modules (the maximum number allowed) in the system simultaneously access a module on the extension base unit.

#### (3) How to reduce processing time

The following methods can be taken for reducing the processing time in a multiple CPU system.

- Mount modules with a large number of access points (such as CC-Link IE, MELSECNET/H, and CC-Link modules) together on the main base unit.
- Set one QCPU as a control CPU for all modules with a large number of access points (such as CC-Link IE, MELSECNET/H, and CC-Link modules) to prevent simultaneous access.
- Reduce the number of refresh points of the CC-Link IE, MELSECNET/H, and CC-Link modules.
- Reduce the number of auto refresh points between CPU modules.

Point P

The scan time can be reduced by changing the following PLC parameter settings: ( User's Manual (Function Explanation, Program Fundamentals) for the CPU module used)

- "A-PLC Compatibility Setting" (except the Basic model QCPU)
- "Floating Point Arithmetic Processing" (High Performance model QCPU only)

# INDEX

# Α

| A series                                         |
|--------------------------------------------------|
| A series power supply module                     |
| Access from a programming tool                   |
| Access from the programming tool connected to    |
| another station                                  |
| Access to controlled module                      |
| Access to non-controlled modules                 |
| Access to the intelligent function module buffer |
| memory                                           |
| Access using the link direct device              |
| Addresses of the multiple CPU high speed         |
| transmission area                                |
| Addresses of the user setting area               |
| AnS series                                       |
| AnS series power supply module                   |
| Areas used for data communications by programs   |
|                                                  |
| Assurance of send data                           |
| ATA card                                         |
| Auto refresh area                                |
| Auto refresh time of CC-Link                     |
| Auto refresh time of the CPU shared memory 196   |
| Available CPU modules, base units, power         |
| supply modules, and extension cables 34,43,55    |
| Available I/O modules and intelligent function   |
| modules                                          |
|                                                  |

# В

| Base unit                   |
|-----------------------------|
| Basic model QCPU            |
| Battery                     |
| Built-in Ethernet port QCPU |

# C

| C Controller module                                |
|----------------------------------------------------|
| CC-Link IE module                                  |
| CC-Link module                                     |
| Clock data                                         |
| Clock data of CPU modules                          |
| Clock data of intelligent function modules102      |
| Common processing time                             |
| Communication area setting (refresh setting) 84    |
| Communication methods                              |
| Communications among CPU modules                   |
| Communications among CPU modules by                |
| dedicated instructions                             |
| Communications among CPU modules when an           |
| error is detected                                  |
| Communications by auto refresh (using the auto     |
| refresh area)                                      |
| Communications by auto refresh (using the multiple |
| CPU high speed transmission area)                  |
| Communications by programs using the CPU           |
| shared memory                                      |
| Communications using the CPU shared memory 120     |
|                                                    |

| Comparison with a single CPU system 177        |
|------------------------------------------------|
| Concept of multiple CPU system                 |
| Concept of scan time                           |
| Control CPU (Control PLC) 17,86                |
| Control directions from QCPU to Motion CPU 162 |
| Controlled module                              |
| CPU module                                     |
| CPU module combinations and mounting positions |
|                                                |
| CPU numbers                                    |
| CPU shared memory                              |

# D

| D.CHGA         |
|----------------|
| D.CHGT         |
| D.CHGT2        |
| D.CHGV         |
| D.CHGVS        |
| D.DDRD 165,167 |
| D.DDWR         |
| D.GINT         |
| D.SFCS         |
| D.SVST         |
| DP.CHGA        |
| DP.CHGAS       |
| DP.CHGT        |
| DP.CHGV        |
| DP.CHGVS       |
| DP.DDRD        |
| DP.DDWR        |
| DP.GINT        |
| DP.SFCS        |
| DP.SVST        |
|                |

# Е

| Ethernet module        |
|------------------------|
| Extended SRAM cassette |
| Extension base unit    |
| Extension cable 17     |

#### F

| Factors that increase scan time | . 196 |
|---------------------------------|-------|
| Flash card                      | 17    |

# G

| GOT             | <br> | <br>18 |
|-----------------|------|--------|
| GX Configurator | <br> | <br>68 |
| GX Developer    | <br> | <br>67 |
| GX Works2       | <br> | <br>67 |

Н

| High Performance model QCPU                   |       |
|-----------------------------------------------|-------|
| High-speed Universal model QCPU               |       |
| Host CPU operation information area 12        | 0,123 |
| Host station                                  | 83    |
| How to check the host CPU number              | 28    |
| How to check the multiple CPU parameter       |       |
| settings                                      | . 173 |
| How to use the multiple CPU system parameters |       |
| set to another CPU module                     | 87    |

#### I

| I/O assignment                             |
|--------------------------------------------|
| I/O number assignment                      |
| I/O numbers of CPU modules                 |
| I/O numbers of I/O modules and intelligent |
| function modules                           |
| I/O refresh time 194                       |
| I/O sharing when using multiple CPUs       |

# L

| Life detection power supply module |
|------------------------------------|
| List of parameters 174             |
| Loading input (X) data 107         |
| Loading output (Y) data 109        |

# Μ

| Main base unit                                   | ; |
|--------------------------------------------------|---|
| MELSECNET/H 17                                   |   |
| MELSECNET/H module                               | , |
| Memory card                                      | , |
| Memory configuration of the multiple CPU high    |   |
| speed transmission area                          | ) |
| Model name                                       |   |
| Modules replaceable online                       | 3 |
| Modules that can load input (X) data 108         |   |
| Modules that can load output (Y) data 110        |   |
| Modules that cannot load input (X) data 108      |   |
| Modules that cannot load output (Y) data 110     | ) |
| Modules that have restrictions when used with    |   |
| an Universal model QCPU 75                       | ; |
| Motion CPU                                       | 5 |
| Motion dedicated instructions 162                | ) |
| Multiple CPU high speed main base unit 16        | ; |
| Multiple CPU high speed transmission area 120    | ) |
| Multiple CPU high speed transmission area        |   |
| setting                                          | ŀ |
| Multiple CPU high speed transmission area        |   |
| settings 140                                     | ) |
| Multiple CPU high-speed transmission             |   |
| dedicated instructions 165                       |   |
| Multiple CPU setting                             | ) |
| Multiple CPU synchronous interrupt               | 3 |
| Multiple CPU synchronous startup                 |   |
| Multiple CPU synchronous startup setting         | 5 |
| Multiple CPU system configuration for using      |   |
| AnS/A series modules 190                         | ) |
| Multiple CPU transmission dedicated instructions |   |
|                                                  | ŀ |
|                                                  |   |

# Ν

| No. of PLC                  | 83 |
|-----------------------------|----|
| Non-controlled module       | 17 |
| Number of mountable modules | 70 |

# 0

| Online module change                     |  |  |  |  |
|------------------------------------------|--|--|--|--|
| Operation mode                           |  |  |  |  |
| Output to output modules and intelligent |  |  |  |  |
| function modules                         |  |  |  |  |

# Ρ

| Parameter settings                                                 |
|--------------------------------------------------------------------|
| Parameters required for a multiple CPU system 172<br>PC CPU module |
| Points                                                             |
| Points occupied by empty slot                                      |
| Power supply module                                                |
| Precautions for connecting a GOT                                   |
| Precautions for system configuration                               |
| Q173DCPU(-S1), Q172DSCPU, or Q173DSCPU)                            |
|                                                                    |
| Precautions for using a QCPU of function version A                 |
|                                                                    |
| Precautions for using AnS/A series modules 190,193                 |
| Precautions for using the high-speed interrupt function            |
| Preventing inconsistency of 32-bit data                            |
| Preventing inconsistency of data exceeding                         |
| 32 bits                                                            |
| Procedure before operation                                         |
| Process CPU                                                        |
| Processing time                                                    |
| Program examples                                                   |
| PX Developer                                                       |
| ······································                             |

# Q

| Reading data from the buffer memory                |
|----------------------------------------------------|
| Reading/writing device data between QnUCPUs 167    |
| Reading/writing device data from/to Motion CPU 164 |
| Reducing processing time                           |
| Redundant power extension base unit                |
| Redundant power main base unit                     |
| Redundant power supply base unit                   |
| Redundant power supply module                      |
| Refresh time of CC-Link IE and MELSECNET/H 200     |
| Resetting a system                                 |

# S

| S.CHGA.       162         S.CHGT.       162         S.CHGV.       162         S.DDRD.       164         S.DDWR       164         S.GINT       164,166         S.SFCS       162         S.VST       162         SD memory card.       17         Slim type main base unit       16 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Software                                                                                                                                                                                                                                                                          |
| SP.CHGA                                                                                                                                                                                                                                                                           |
| SP.CHGT                                                                                                                                                                                                                                                                           |
| SP.CHGV                                                                                                                                                                                                                                                                           |
| SP.DDRD                                                                                                                                                                                                                                                                           |
| SP.DDWR                                                                                                                                                                                                                                                                           |
| SP.GINT                                                                                                                                                                                                                                                                           |
| SP.SFCS                                                                                                                                                                                                                                                                           |
| SP.SVST                                                                                                                                                                                                                                                                           |
| SRAM card                                                                                                                                                                                                                                                                         |
| Starting interrupt programs                                                                                                                                                                                                                                                       |
| Starting up multiple CPU system                                                                                                                                                                                                                                                   |
| System area                                                                                                                                                                                                                                                                       |
| System configuration                                                                                                                                                                                                                                                              |
| System operation when a stop error occurs 104                                                                                                                                                                                                                                     |
| System restoration procedure                                                                                                                                                                                                                                                      |
| System using Basic model QCPU as CPU No.134                                                                                                                                                                                                                                       |
| System using High Performance model QCPU                                                                                                                                                                                                                                          |
| or Process CPU as CPU No.1                                                                                                                                                                                                                                                        |
| System using Universal model QCPU as CPU No.1                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                   |
| -                                                                                                                                                                                                                                                                                 |

### Т

| Total instruction execution time    194      Type    85 |  |
|---------------------------------------------------------|--|
| U                                                       |  |
| Universal model QCPU                                    |  |

| User setting area                  |
|------------------------------------|
| Uses of CPU numbers                |
| Uses of I/O numbers of CPU modules |
|                                    |

| • |  |
|---|--|
|   |  |

# W

| When parameters for the multiple CPU system have |
|--------------------------------------------------|
| been changed                                     |
| Writing data to the buffer memory                |

\*The manual number is given on the bottom left of the back cover.

| Print date   | Manual number      | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2004 | SH(NA)-080485ENG-A | First edition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| May 2005     | SH(NA)-080485ENG-B | Partial correction           TERMS, Chapter 1, Section 1.1, 2.1, 2.3, 2.4, 3.1, 3.3.1, 3.3.2, 3.4.1, 3.4.2, 3.8, 3.9, 3.10, 4.1.1, 4.1.2, 4.1.3, 6.1, 6.1.1, 7.1, 8.1, 8.2.2, 8.2.3, 8.2.4, 8.3.1, 8.3.4, Appendix 1.1                                                                                                                                                                                                                                                                                                            |
| August 2005  | SH(NA)-080485ENG-C | Partial correction<br>TERMS, Section 2.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| April 2007   | SH(NA)-080485ENG-D | Universal model QCPU model addition, and revision on the new functions of the<br>Universal model QCPU with a serial number (first five digits) of "09012"<br>Model addition<br>Q02UCPU, Q03UDCPU, Q04UDHCPU, Q06UDHCPU, Q61P, QA65B, QA68B<br>Partial correction<br>SAFETY PRECAUTIONS, MANUALS, TERMS, Section 1.1, 1.2, 1.3, 2.1.1, 2.1.2, 2.1.3,<br>2.2, 2.3, 2.4, 3.1.1, 3.1.2, 3.1.3, Chapter 4, Section 4.1, 4.1.1, 4.1.2, 4.1.3, 4.1.4, 4.1.5,<br>4.3.2, 5.1, 5.2, 6.1, 6.1.3, 6.1.4, 6.1.7, 6.1.8, 7.1, 8.1, 8.2.1, 8.2.2 |
| August 2007  | SH(NA)-080485ENG-E | Model addition         QA6ADP         Partial correction         TERMS, Section 1.1, 1.2, 1.3, 2.1.1, 2.1.2, 2.1.3, 2.2, 2.3, 3.1, 3.1.2, 3.1.3, 3.3.1, 3.8, 4.1, 4.1.2, 4.2.1, 4.3.1, 8.2.2, Appendix 1.1                                                                                                                                                                                                                                                                                                                        |
| March 2008   | SH(NA)-080485ENG-F | Universal model QCPU model addition<br>Model addition<br>Q13UDHCPU, Q26UDHCPU<br>Partial correction<br>TERMS, Section 1.1.1, 1.2, 1.3, 2.1.1, 2.1.2, 2.1.3, 2.3, 2.4, 3.1, 3.1.1, 3.1.2, 3.1.3,<br>Chapter 4, Section 4.1.2, 4.1.3, 4.1.4, 4.1.5, 4.2.1, 4.3.1, 4.4, 4.5, 5.1, 5.2, 5.3, 6.1,<br>6.1.8, 7.1, 8.1, 8.2.1, 8.2.2, 8.3.1, 8.3.2<br>Addition<br>Section 4.3.3                                                                                                                                                         |
| May 2008     | SH(NA)-080485ENG-G | Addition of Universal model QCPU and Process CPU models<br>Model addition<br>Q02PHCPU, Q06PHCPU, Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU,<br>Q13UDEHCPU, Q26UDEHCPU<br>Partial correction<br>A term "MELSECNET/G" has been revised to "CC-Link IE Controller Network" through<br>this manual.<br>TERMS, Chapter 1, Section 1.1, 2.1.1, 2.1.2, 2.1.3, 2.2, 2.3, 2.4, 3.1, 3.8, 4.2, 4.3.1,<br>4.3.3, 5.1, 5.2, 6.1                                                                                                                       |

| Print date    | Manual number      | Revision                                                                                                                                                                                             |
|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2008 | SH(NA)-080485ENG-H | Addition of Universal model QCPU and C Controller module models                                                                                                                                      |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | Q00UCPU, Q01UCPU, Q10UDHCPU, Q20UDHCPU, Q10UDEHCPU, Q20UDEHCPU, Q61P-D                                                                                                                               |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | MANUALS, TERMS, Chapter 1, Section 1.1, 1.3, 2.1.1, 2.1.2, 2.1.3, 2.3, 2.4, 3.1, 3.1.2, 3.1.3, 3.2, 3.3.2, 3.7, 3.9, 4.1.1, 4.1.2, 4.1.3, 4.1.4, 4.1.5, 4.3.1, 4.3.3, 4.5, 5.1, 5.2, 7.1, 8.1, 8.2.2 |
| August 2009   | SH(NA)-080485ENG-I | Partial correction                                                                                                                                                                                   |
|               |                    | INTRODUCTION, MANUAL PAGE ORGANIZATION, TERMS, Section 1.1, 2.1.1, 2.1.2, 2.1.3, 2.2, 2.3, 2.4, 3.1, 3.1.2, 3.1.3, 6.1, 8.1                                                                          |
| April 2010    | SH(NA)-080485ENG-J | Universal model QCPU model addition, and revision on the new functions of the Universal model QCPU with a serial number (first five digits) of "12012" or later                                      |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | Q50UDEHCPU, Q100UDEHCPU                                                                                                                                                                              |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | SAFETY PRECAUTIONS, INTRODUCTION, MANUALS, MANUAL PAGE<br>ORGANIZATION, TERMS, Section 1.1, 1.2, 2.3, 2.4, 3.1, 3.3.2, 3.7, 4.1.3, 4.1.4, 4.2.1,<br>4.3.1, 5.1, 5.2, 5.3                             |
| June 2011     | SH(NA)-080485ENG-K | Model addition                                                                                                                                                                                       |
|               |                    | <br>Q35DB                                                                                                                                                                                            |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | SAFETY PRECAUTIONS, INTRODUCTION, Section 2.1.1, 2.1.3, 2.2, 2.3, 2.4, 3.4.2, 3.10, 3.11, 4.1.2, 4.1.3, 6.1, 6.1.1, 8.2.1, 8.3.1                                                                     |
| October 2011  | SH(NA)-080485ENG-L | Revision on the new functions of the Universal model QCPU with a serial number (first five digits) of "13102" or later                                                                               |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | QA1S51B                                                                                                                                                                                              |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | TERMS, Section 1.3, 2.1.1, 2.1.2, 2.1.3, 2.4, 7.1                                                                                                                                                    |
| May 2012      | SH(NA)-080485ENG-M | Motion CPU model addition                                                                                                                                                                            |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | Q172DCPU-S1, Q173DCPU-S1, Q172DSCPU, Q173DSCPU                                                                                                                                                       |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | INTRODUCTION, TERMS, Section 1.1, 1.2, 1.3, 2.1.2, 2.1.3, 2.3, 2.4, 3.1, 3.1.3, 3.8.1, 3.11, Chapter 4, Section 4.1.3, 4.1.4, 4.1.5, 4.2, 4.2.1, 4.3, 4.3.1, 4.4, 4.5, 5.1, 5.2, 6.1.8               |
| November 2012 | SH(NA)-080485ENG-N | C Controller model addition                                                                                                                                                                          |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | Q24DHCCPU-V                                                                                                                                                                                          |
|               |                    | Partial correction                                                                                                                                                                                   |
|               |                    | TERMS, Section 1.1, 1.2, 1.3, 2.1.1, 2.1.2, 2.1.3, 2.3, 3.1, 3.1.1, 3.1.2, 3.1.3, 3.8.1, 3.11,<br>Chapter 4, Section 4.1.3, 4.1.4, 4.1.5, 4.2.1, 4.4, 4.5, 6.1.8                                     |
| March 2013    | SH(NA)-080485ENG-O | Complete revision due to layout change of the manual, and Universal model QCPU model addition                                                                                                        |
|               |                    | Model addition                                                                                                                                                                                       |
|               |                    | Q03UDVCPU, Q04UDVCPU, Q06UDVCPU, Q13UDVCPU, Q26UDVCPU                                                                                                                                                |

| Print date     | Manual number      | Revision                                                                                                                                                                                       |
|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2013 | SH(NA)-080485ENG-P | C Controller model addition                                                                                                                                                                    |
|                |                    | Model addition                                                                                                                                                                                 |
|                |                    | Q24DHCCPU-LS                                                                                                                                                                                   |
|                |                    | Partial correction                                                                                                                                                                             |
|                |                    | MANUALS, TERMS, Chapter 1, Section 3.1.1, 3.1.2, 3.1.3, 3.2.1, 3.2.2, 3.2.3, 3.3.1, 3.3.2, 3.4, 3.5, 4.2.2, 4.4.1, 4.6, Chapter 6, Section 6.1.1, 6.1.2, 6.1.3, 6.1.4, 6.5, Appendix 2, 3, 4.2 |
| January 2014   | SH(NA)-080485ENG-Q | Partial correction                                                                                                                                                                             |
|                |                    | Section 3.1.3, 3.5, 4.6                                                                                                                                                                        |
| July 2014      | SH(NA)-080485ENG-R | Model addition                                                                                                                                                                                 |
|                |                    | QA1S6ADP                                                                                                                                                                                       |
|                |                    | Partial correction                                                                                                                                                                             |
|                |                    | TERMS, Section 3.2.1, 3.3.1, 3.5, Appendix 2                                                                                                                                                   |
| January 2016   | SH(NA)-080485ENG-S | C Controller module model addition                                                                                                                                                             |
|                |                    | Model addition                                                                                                                                                                                 |
|                |                    | Q26DHCCPU-LS                                                                                                                                                                                   |
|                |                    | Partial correction                                                                                                                                                                             |
|                |                    | TERMS, Section 3.1.1, 3.1.2, 3.2.1, 3.2.2, 3.2.3, 3.3.1, 3.3.2, 4.2.2, 4.4.1, Chapter 6, Section 6.1.2, 6.1.3, 6.1.4, 6.5, Appendix 2                                                          |
| July 2016      | SH(NA)-080485ENG-T | C Controller model addition                                                                                                                                                                    |
|                |                    | Model addition                                                                                                                                                                                 |
|                |                    | Q24DHCCPU-VG                                                                                                                                                                                   |
|                |                    | Partial correction                                                                                                                                                                             |
|                |                    | TERMS, Section 3.1.1, 3.1.2, 3.2.1, 3.2.2, 3.2.3, 3.3.1, 3.3.2, 4.2.2, 4.4.1, Chapter 6, Section 6.1.2, 6.1.3, 6.1.4, 6.5, Appendix 2                                                          |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |
|                |                    |                                                                                                                                                                                                |

Japanese manual version SH-080475-T

This manual confers no industrial property rights or any rights of any other kind, nor does it confer any patent licenses. Mitsubishi Electric Corporation cannot be held responsible for any problems involving industrial property rights which may occur as a result of using the contents noted in this manual.

# WARRANTY

Please confirm the following product warranty details before using this product.

#### 1. Gratis Warranty Term and Gratis Warranty Range

If any faults or defects (hereinafter "Failure") found to be the responsibility of Mitsubishi occurs during use of the product within the gratis warranty term, the product shall be repaired at no cost via the sales representative or Mitsubishi Service Company.

However, if repairs are required onsite at domestic or overseas location, expenses to send an engineer will be solely at the customer's discretion. Mitsubishi shall not be held responsible for any re-commissioning, maintenance, or testing on-site that involves replacement of the failed module.

#### [Gratis Warranty Term]

The gratis warranty term of the product shall be for one year after the date of purchase or delivery to a designated place. Note that after manufacture and shipment from Mitsubishi, the maximum distribution period shall be six (6) months, and the longest gratis warranty term after manufacturing shall be eighteen (18) months. The gratis warranty term of repair parts shall not exceed the gratis warranty term before repairs.

[Gratis Warranty Range]

- (1) The range shall be limited to normal use within the usage state, usage methods and usage environment, etc., which follow the conditions and precautions, etc., given in the instruction manual, user's manual and caution labels on the product.
- (2) Even within the gratis warranty term, repairs shall be charged for in the following cases.
  - 1. Failure occurring from inappropriate storage or handling, carelessness or negligence by the user. Failure caused by the user's hardware or software design.
  - 2. Failure caused by unapproved modifications, etc., to the product by the user.
  - 3. When the Mitsubishi product is assembled into a user's device, Failure that could have been avoided if functions or structures, judged as necessary in the legal safety measures the user's device is subject to or as necessary by industry standards, had been provided.
  - 4. Failure that could have been avoided if consumable parts (battery, backlight, fuse, etc.) designated in the instruction manual had been correctly serviced or replaced.
  - 5. Failure caused by external irresistible forces such as fires or abnormal voltages, and Failure caused by force majeure such as earthquakes, lightning, wind and water damage.
  - 6. Failure caused by reasons unpredictable by scientific technology standards at time of shipment from Mitsubishi.
  - 7. Any other failure found not to be the responsibility of Mitsubishi or that admitted not to be so by the user.

#### 2. Onerous repair term after discontinuation of production

- (1) Mitsubishi shall accept onerous product repairs for seven (7) years after production of the product is discontinued. Discontinuation of production shall be notified with Mitsubishi Technical Bulletins, etc.
- (2) Product supply (including repair parts) is not available after production is discontinued.

#### 3. Overseas service

Overseas, repairs shall be accepted by Mitsubishi's local overseas FA Center. Note that the repair conditions at each FA Center may differ.

#### 4. Exclusion of loss in opportunity and secondary loss from warranty liability

Regardless of the gratis warranty term, Mitsubishi shall not be liable for compensation to:

- (1) Damages caused by any cause found not to be the responsibility of Mitsubishi.
- (2) Loss in opportunity, lost profits incurred to the user by Failures of Mitsubishi products.
- (3) Special damages and secondary damages whether foreseeable or not, compensation for accidents, and
- compensation for damages to products other than Mitsubishi products.
- (4) Replacement by the user, maintenance of on-site equipment, start-up test run and other tasks.

#### 5. Changes in product specifications

The specifications given in the catalogs, manuals or technical documents are subject to change without prior notice.

Ethernet is a registered trademark of Fuji Xerox Corporation in Japan.

The company names, system names and product names mentioned in this manual are either registered trademarks or trademarks of their respective companies.

In some cases, trademark symbols such as '^m' or ' $\ensuremath{\mathbb{R}}$ ' are not specified in this manual.

SH(NA)-080485ENG-T(1607)MEE MODEL: QCPU-U-MA-E MODEL CODE: 13JR75

# MITSUBISHI ELECTRIC CORPORATION

HEAD OFFICE : TOKYO BUILDING, 2-7-3 MARUNOUCHI, CHIYODA-KU, TOKYO 100-8310, JAPAN NAGOYA WORKS : 1-14 , YADA-MINAMI 5-CHOME , HIGASHI-KU, NAGOYA , JAPAN

When exported from Japan, this manual does not require application to the Ministry of Economy, Trade and Industry for service transaction permission.

Specifications subject to change without notice.